blob: 50f9114913617b353357d6d6c375aecb1ad76d46 [file] [log] [blame]
Duncan Laurie81485d22016-10-28 09:13:52 -07001chip soc/intel/skylake
2
Nico Huber55c57772018-12-16 03:39:35 +01003 register "gpu_pp_up_delay_ms" = "100"
4 register "gpu_pp_down_delay_ms" = "500"
5 register "gpu_pp_cycle_delay_ms" = "500"
6 register "gpu_pp_backlight_on_delay_ms" = " 1"
7 register "gpu_pp_backlight_off_delay_ms" = "200"
8
9 register "gpu_pch_backlight_pwm_hz" = "1000"
10
Duncan Laurie81485d22016-10-28 09:13:52 -070011 # Enable deep Sx states
Duncan Laurie73ff0fb2017-04-10 21:07:06 -070012 register "deep_s3_enable_ac" = "0"
Duncan Laurie1fe32d62017-04-10 21:02:13 -070013 register "deep_s3_enable_dc" = "1"
14 register "deep_s5_enable_ac" = "1"
15 register "deep_s5_enable_dc" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070016 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
17
Matt Delco1950ed92018-08-15 11:51:43 -070018 register "eist_enable" = "1"
19
Duncan Laurie81485d22016-10-28 09:13:52 -070020 # GPE configuration
21 # Note that GPE events called out in ASL code rely on this
22 # route. i.e. If this route changes then the affected GPE
23 # offset bits also need to be changed.
24 register "gpe0_dw0" = "GPP_B"
25 register "gpe0_dw1" = "GPP_D"
26 register "gpe0_dw2" = "GPP_E"
27
28 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
29 register "gen1_dec" = "0x00fc0801"
30 register "gen2_dec" = "0x000c0201"
31 # EC memory map range is 0x900-0x9ff
32 register "gen3_dec" = "0x00fc0901"
33
34 # FSP Configuration
35 register "ProbelessTrace" = "0"
36 register "EnableLan" = "0"
37 register "EnableSata" = "0"
38 register "SataSalpSupport" = "0"
39 register "SataMode" = "0"
40 register "SataPortsEnable[0]" = "0"
41 register "EnableAzalia" = "1"
42 register "DspEnable" = "1"
43 register "IoBufferOwnership" = "3"
44 register "EnableTraceHub" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070045 register "SsicPortEnable" = "0"
46 register "SmbusEnable" = "1"
47 register "Cio2Enable" = "0"
48 register "ScsEmmcEnabled" = "1"
49 register "ScsEmmcHs400Enabled" = "1"
50 register "ScsSdCardEnabled" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070051 register "PttSwitch" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070052 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070055 register "SaGv" = "3"
Duncan Laurie81485d22016-10-28 09:13:52 -070056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070061
62 register "pirqa_routing" = "PCH_IRQ11"
63 register "pirqb_routing" = "PCH_IRQ10"
64 register "pirqc_routing" = "PCH_IRQ11"
65 register "pirqd_routing" = "PCH_IRQ11"
66 register "pirqe_routing" = "PCH_IRQ11"
67 register "pirqf_routing" = "PCH_IRQ11"
68 register "pirqg_routing" = "PCH_IRQ11"
69 register "pirqh_routing" = "PCH_IRQ11"
70
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070071 # VR Settings Configuration for 4 Domains
72 #+----------------+-------+-------+-------+-------+
73 #| Domain/Setting | SA | IA | GTUS | GTS |
74 #+----------------+-------+-------+-------+-------+
75 #| Psi1Threshold | 20A | 20A | 20A | 20A |
V Sowmya41f93732017-05-23 14:17:01 +053076 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070077 #| Psi3Threshold | 1A | 1A | 1A | 1A |
78 #| Psi3Enable | 1 | 1 | 1 | 1 |
79 #| Psi4Enable | 1 | 1 | 1 | 1 |
80 #| ImonSlope | 0 | 0 | 0 | 0 |
81 #| ImonOffset | 0 | 0 | 0 | 0 |
82 #| IccMax | 4A | 24A | 24A | 24A |
83 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
V Sowmya41f93732017-05-23 14:17:01 +053084 #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 |
85 #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070086 #+----------------+-------+-------+-------+-------+
Duncan Laurie81485d22016-10-28 09:13:52 -070087 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
88 .vr_config_enable = 1,
89 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +053090 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -070091 .psi3threshold = VR_CFG_AMP(1),
92 .psi3enable = 1,
93 .psi4enable = 1,
94 .imon_slope = 0x0,
95 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -080096 .icc_max = VR_CFG_AMP(4),
Duncan Laurie81485d22016-10-28 09:13:52 -070097 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +053098 .ac_loadline = 1490,
99 .dc_loadline = 1420,
Duncan Laurie81485d22016-10-28 09:13:52 -0700100 }"
101
102 register "domain_vr_config[VR_IA_CORE]" = "{
103 .vr_config_enable = 1,
104 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530105 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700106 .psi3threshold = VR_CFG_AMP(1),
107 .psi3enable = 1,
108 .psi4enable = 1,
109 .imon_slope = 0x0,
110 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800111 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700112 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530113 .ac_loadline = 500,
114 .dc_loadline = 486,
Duncan Laurie81485d22016-10-28 09:13:52 -0700115 }"
116
Duncan Laurie81485d22016-10-28 09:13:52 -0700117 register "domain_vr_config[VR_GT_UNSLICED]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530120 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800126 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700127 .voltage_limit = 1520,
Duncan Laurie57e9e3b2017-03-14 16:42:33 -0700128 .ac_loadline = 570,
129 .dc_loadline = 420,
Duncan Laurie81485d22016-10-28 09:13:52 -0700130 }"
131
132 register "domain_vr_config[VR_GT_SLICED]" = "{
133 .vr_config_enable = 1,
134 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530135 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700136 .psi3threshold = VR_CFG_AMP(1),
137 .psi3enable = 1,
138 .psi4enable = 1,
139 .imon_slope = 0x0,
140 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800141 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700142 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530143 .ac_loadline = 457,
144 .dc_loadline = 430,
Duncan Laurie81485d22016-10-28 09:13:52 -0700145 }"
146
Duncan Laurie949e34c2017-01-21 19:11:37 -0800147 # Enable Root port 1 with SRCCLKREQ1#
Duncan Laurie81485d22016-10-28 09:13:52 -0700148 register "PcieRpEnable[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700149 register "PcieRpClkReqSupport[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700150 register "PcieRpClkReqNumber[0]" = "1"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700151 register "PcieRpAdvancedErrorReporting[0]" = "1"
152 register "PcieRpLtrEnable[0]" = "1"
Duncan Laurie25874b82018-01-29 12:02:41 -0800153 register "PcieRpHotPlug[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530154 #RP 1 uses CLK SRC 1
155 register "PcieRpClkSrcNumber[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700156
Duncan Laurie949e34c2017-01-21 19:11:37 -0800157 # Enable Root port 5 with SRCCLKREQ4#
158 register "PcieRpEnable[4]" = "1"
159 register "PcieRpClkReqSupport[4]" = "1"
160 register "PcieRpClkReqNumber[4]" = "4"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700161 register "PcieRpAdvancedErrorReporting[4]" = "1"
162 register "PcieRpLtrEnable[4]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530163 #RP 5 uses CLK SRC 4
164 register "PcieRpClkSrcNumber[4]" = "4"
Duncan Laurie949e34c2017-01-21 19:11:37 -0800165
Subrata Banik2c3054c2016-11-22 20:21:49 +0530166 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
167 register "usb2_ports[1]" = "USB2_PORT_FLEX(OC_SKIP)" # Camera
168 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
169 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800170 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # H1
Subrata Banik2c3054c2016-11-22 20:21:49 +0530171 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
Duncan Laurie81485d22016-10-28 09:13:52 -0700172
Subrata Banik2c3054c2016-11-22 20:21:49 +0530173 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
174 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800175 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
176 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
Duncan Laurie81485d22016-10-28 09:13:52 -0700177
Subrata Banikc4986eb2018-05-09 14:55:09 +0530178 # Intel Common SoC Config
179 #+-------------------+---------------------------+
180 #| Field | Value |
181 #+-------------------+---------------------------+
182 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
183 #| I2C0 | Touchscreen |
184 #| I2C1 | Early TPM access |
185 #| I2C2 | Touchpad |
186 #| I2C4 | Audio |
187 #+-------------------+---------------------------+
188 register "common_soc_config" = "{
189 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
190 .i2c[0] = {
191 .speed = I2C_SPEED_FAST_PLUS,
192 .rise_time_ns = 98,
193 .fall_time_ns = 38,
194 },
195 .i2c[1] = {
196 .early_init = 1,
197 .speed = I2C_SPEED_FAST,
198 .rise_time_ns = 112,
199 .fall_time_ns = 34,
200 },
201 .i2c[2] = {
202 .speed = I2C_SPEED_FAST,
203 .speed_config[0] = {
204 .speed = I2C_SPEED_FAST,
205 .scl_lcnt = 186,
206 .scl_hcnt = 93,
207 .sda_hold = 36,
208 }
209 },
210 .i2c[4] = {
211 .speed = I2C_SPEED_FAST,
212 .speed_config[0] = {
213 .speed = I2C_SPEED_FAST,
214 .scl_lcnt = 176,
215 .scl_hcnt = 95,
216 .sda_hold = 36,
217 }
218 },
219 }"
220
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800221 # Touchscreen
222 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700223
224 # Enable I2C1 bus early for TPM access
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800225 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700226
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800227 # Touchpad
228 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800229
230 # Audio
231 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800232
Duncan Laurie81485d22016-10-28 09:13:52 -0700233 # Must leave UART0 enabled or SD/eMMC will not work as PCI
234 register "SerialIoDevMode" = "{
235 [PchSerialIoIndexI2C0] = PchSerialIoPci,
236 [PchSerialIoIndexI2C1] = PchSerialIoPci,
237 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800238 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Duncan Laurie81485d22016-10-28 09:13:52 -0700239 [PchSerialIoIndexI2C4] = PchSerialIoPci,
240 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
241 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Duncan Lauriec5eab982017-05-16 19:06:04 -0700242 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Duncan Lauriee49b8662017-04-13 01:40:53 -0700243 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Duncan Laurie81485d22016-10-28 09:13:52 -0700244 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
245 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
246 }"
247
248 register "speed_shift_enable" = "1"
249 register "dptf_enable" = "1"
Lucas Chencc11c972018-08-14 16:06:56 +0800250 register "tdp_pl1_override" = "7"
Duncan Laurie07a597f2017-05-26 15:55:04 -0700251 register "tdp_pl2_override" = "15"
Duncan Laurie690831d2016-12-16 08:01:09 -0800252 register "tcc_offset" = "10"
Duncan Laurie81485d22016-10-28 09:13:52 -0700253
254 device cpu_cluster 0 on
255 device lapic 0 on end
256 end
257 device domain 0 on
258 device pci 00.0 on end # Host Bridge
259 device pci 02.0 on end # Integrated Graphics Device
Duncan Laurie283b01d2018-05-07 15:39:37 -0700260 device pci 14.0 on
261 chip drivers/usb/acpi
262 register "desc" = ""Root Hub""
263 register "type" = "UPC_TYPE_HUB"
264 device usb 0.0 on
265 chip drivers/usb/acpi
266 register "desc" = ""USB2 Type-C Left""
267 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800268 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700269 device usb 2.0 on end
270 end
271 chip drivers/usb/acpi
272 register "desc" = ""USB2 Camera""
273 register "type" = "UPC_TYPE_INTERNAL"
274 device usb 2.1 on end
275 end
276 chip drivers/usb/acpi
277 register "desc" = ""USB2 Bluetooth""
278 register "type" = "UPC_TYPE_INTERNAL"
279 device usb 2.2 on end
280 end
281 chip drivers/usb/acpi
282 register "desc" = ""USB2 Type-C Right""
283 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800284 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700285 device usb 2.4 on end
286 end
287 chip drivers/usb/acpi
288 register "desc" = ""USB2 H1 TPM""
289 register "type" = "UPC_TYPE_INTERNAL"
290 device usb 2.6 on end
291 end
292 chip drivers/usb/acpi
293 register "desc" = ""USB3 Type-C Left""
294 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800295 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700296 device usb 3.0 on end
297 end
298 chip drivers/usb/acpi
299 register "desc" = ""USB3 Type-C Right""
300 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800301 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700302 device usb 3.1 on end
303 end
304 end
305 end
306 end # USB xHCI
Duncan Laurie81485d22016-10-28 09:13:52 -0700307 device pci 14.1 off end # USB xDCI (OTG)
308 device pci 14.2 on end # Thermal Subsystem
309 device pci 15.0 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800310 chip drivers/i2c/hid
311 register "generic.hid" = ""WCOM50C1""
312 register "generic.desc" = ""WCOM Digitizer""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800313 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Duncan Laurie658a6dc2017-02-17 17:27:51 -0800314 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
Duncan Laurie2d140212016-12-15 18:51:29 -0800315 register "hid_desc_reg_offset" = "0x1"
316 device i2c 0a on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700317 end
318 end # I2C #0
319 device pci 15.1 on
320 chip drivers/i2c/tpm
321 register "hid" = ""GOOG0005""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800322 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
Duncan Laurie81485d22016-10-28 09:13:52 -0700323 device i2c 50 on end
324 end
325 end # I2C #1
326 device pci 15.2 on
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800327 chip drivers/i2c/hid
328 register "generic.hid" = ""ACPI0C50""
329 register "generic.desc" = ""Touchpad""
330 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
331 register "hid_desc_reg_offset" = "0x1"
Duncan Laurie2d140212016-12-15 18:51:29 -0800332 device i2c 49 on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700333 end
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800334 chip drivers/i2c/generic
335 register "hid" = ""GOOG0008""
336 register "desc" = ""Touchpad EC Interface""
337 device i2c 1e on end
338 end
Duncan Laurie81485d22016-10-28 09:13:52 -0700339 end # I2C #2
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800340 device pci 15.3 off end # I2C #3
Duncan Laurie81485d22016-10-28 09:13:52 -0700341 device pci 16.0 on end # Management Engine Interface 1
342 device pci 16.1 off end # Management Engine Interface 2
343 device pci 16.2 off end # Management Engine IDE-R
344 device pci 16.3 off end # Management Engine KT Redirection
345 device pci 16.4 off end # Management Engine Interface 3
346 device pci 17.0 off end # SATA
347 device pci 19.0 on end # UART #2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800348 device pci 19.1 off end # I2C #5
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800349 device pci 19.2 on
350 chip drivers/i2c/max98927
351 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700352 register "vmon_slot_no" = "4"
353 register "imon_slot_no" = "5"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800354 register "uid" = "0"
355 register "desc" = ""Right Speaker Amp""
356 register "name" = ""MAXR""
357 device i2c 39 on end
358 end
359 chip drivers/i2c/max98927
360 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700361 register "vmon_slot_no" = "6"
362 register "imon_slot_no" = "7"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800363 register "uid" = "1"
364 register "desc" = ""Left Speaker Amp""
365 register "name" = ""MAXL""
366 device i2c 3a on end
367 end
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700368 chip drivers/i2c/rt5663
Harsha Priyaad126102018-05-02 14:39:29 -0700369 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH_WAKE(GPP_D9)"
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700370 register "dc_offset_l_manual" = "0xffd160"
371 register "dc_offset_r_manual" = "0xffd1c0"
372 register "dc_offset_l_manual_mic" = "0xff8a10"
373 register "dc_offset_r_manual_mic" = "0xff8ab0"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800374 device i2c 13 on end
375 end
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800376 chip drivers/i2c/generic
377 register "hid" = ""10EC5514""
378 register "name" = ""RT54""
379 register "desc" = ""Realtek RT5514""
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800380 register "property_count" = "3"
Duncan Laurief10c8f92017-08-29 08:36:55 -0700381 # Set the DMIC initial delay to 16ms to avoid pop noise
382 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
383 register "property_list[0].name" = ""realtek,dmic-init-delay""
384 register "property_list[0].integer" = "16"
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800385 # Set clock name for RT5514 to calibrate DSP clock.
386 register "property_list[1].type" = "ACPI_DP_TYPE_STRING"
387 register "property_list[1].name" = ""realtek,dsp-calib-clk-name""
388 register "property_list[1].string" = ""ssp1_mclk""
389 # Set clock rate for RT5514 to calibrate DSP clock.
390 register "property_list[2].type" = "ACPI_DP_TYPE_INTEGER"
391 register "property_list[2].name" = ""realtek,dsp-calib-clk-rate""
392 register "property_list[2].integer" = "24000000"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800393 device i2c 57 on end
394 end
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800395 end # I2C #4
Duncan Laurie81485d22016-10-28 09:13:52 -0700396 device pci 1c.0 on
397 chip drivers/intel/wifi
398 register "wake" = "GPE0_PCI_EXP"
399 device pci 00.0 on end
400 end
401 end # PCI Express Port 1
402 device pci 1c.1 off end # PCI Express Port 2
403 device pci 1c.2 off end # PCI Express Port 3
404 device pci 1c.3 off end # PCI Express Port 4
Duncan Laurie949e34c2017-01-21 19:11:37 -0800405 device pci 1c.4 on end # PCI Express Port 5
Duncan Laurie81485d22016-10-28 09:13:52 -0700406 device pci 1c.5 off end # PCI Express Port 6
407 device pci 1c.6 off end # PCI Express Port 7
408 device pci 1c.7 off end # PCI Express Port 8
409 device pci 1d.0 off end # PCI Express Port 9
410 device pci 1d.1 off end # PCI Express Port 10
411 device pci 1d.2 off end # PCI Express Port 11
412 device pci 1d.3 off end # PCI Express Port 12
413 device pci 1e.0 on end # UART #0
414 device pci 1e.1 off end # UART #1
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800415 device pci 1e.2 on
416 chip drivers/spi/acpi
417 register "hid" = "ACPI_DT_NAMESPACE_HID"
418 register "compat_string" = ""realtek,rt5514""
Duncan Laurie9692f312017-06-30 02:01:02 -0700419 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_F10_IRQ)"
Duncan Laurie37da8842017-09-27 03:45:53 -0700420 register "speed" = "12 * MHz"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800421 device spi 0 on end
422 end
423 end # GSPI #0
Duncan Lauriec5eab982017-05-16 19:06:04 -0700424 device pci 1e.3 off end # GSPI #1
Duncan Laurie81485d22016-10-28 09:13:52 -0700425 device pci 1e.4 on end # eMMC
426 device pci 1e.5 off end # SDIO
427 device pci 1e.6 off end # SDCard
428 device pci 1f.0 on
429 chip ec/google/chromeec
430 device pnp 0c09.0 on end
431 end
432 end # LPC Interface
433 device pci 1f.1 on end # P2SB
434 device pci 1f.2 on end # Power Management Controller
435 device pci 1f.3 on end # Intel HDA
436 device pci 1f.4 on end # SMBus
437 device pci 1f.5 on end # PCH SPI
438 device pci 1f.6 off end # GbE
439 end
440end