blob: 3b1f22c8c14eef36e9e720a8bca92a2d0b501e3b [file] [log] [blame]
Duncan Laurie81485d22016-10-28 09:13:52 -07001chip soc/intel/skylake
2
Matt DeVillier205df702018-04-20 14:24:21 -07003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Nico Huber55c57772018-12-16 03:39:35 +01006 register "gpu_pp_up_delay_ms" = "100"
7 register "gpu_pp_down_delay_ms" = "500"
8 register "gpu_pp_cycle_delay_ms" = "500"
9 register "gpu_pp_backlight_on_delay_ms" = " 1"
10 register "gpu_pp_backlight_off_delay_ms" = "200"
11
12 register "gpu_pch_backlight_pwm_hz" = "1000"
13
Duncan Laurie81485d22016-10-28 09:13:52 -070014 # Enable deep Sx states
Duncan Laurie73ff0fb2017-04-10 21:07:06 -070015 register "deep_s3_enable_ac" = "0"
Duncan Laurie1fe32d62017-04-10 21:02:13 -070016 register "deep_s3_enable_dc" = "1"
17 register "deep_s5_enable_ac" = "1"
18 register "deep_s5_enable_dc" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070019 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN"
20
Matt Delco1950ed92018-08-15 11:51:43 -070021 register "eist_enable" = "1"
22
Duncan Laurie81485d22016-10-28 09:13:52 -070023 # GPE configuration
24 # Note that GPE events called out in ASL code rely on this
25 # route. i.e. If this route changes then the affected GPE
26 # offset bits also need to be changed.
27 register "gpe0_dw0" = "GPP_B"
28 register "gpe0_dw1" = "GPP_D"
29 register "gpe0_dw2" = "GPP_E"
30
31 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
32 register "gen1_dec" = "0x00fc0801"
33 register "gen2_dec" = "0x000c0201"
34 # EC memory map range is 0x900-0x9ff
35 register "gen3_dec" = "0x00fc0901"
36
37 # FSP Configuration
38 register "ProbelessTrace" = "0"
39 register "EnableLan" = "0"
40 register "EnableSata" = "0"
41 register "SataSalpSupport" = "0"
42 register "SataMode" = "0"
43 register "SataPortsEnable[0]" = "0"
44 register "EnableAzalia" = "1"
45 register "DspEnable" = "1"
46 register "IoBufferOwnership" = "3"
47 register "EnableTraceHub" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070048 register "SsicPortEnable" = "0"
49 register "SmbusEnable" = "1"
50 register "Cio2Enable" = "0"
51 register "ScsEmmcEnabled" = "1"
52 register "ScsEmmcHs400Enabled" = "1"
53 register "ScsSdCardEnabled" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070054 register "PttSwitch" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070055 register "SkipExtGfxScan" = "1"
56 register "Device4Enable" = "1"
57 register "HeciEnabled" = "0"
Duncan Laurie81485d22016-10-28 09:13:52 -070058 register "SaGv" = "3"
Duncan Laurie81485d22016-10-28 09:13:52 -070059 register "PmConfigSlpS3MinAssert" = "2" # 50ms
60 register "PmConfigSlpS4MinAssert" = "1" # 1s
61 register "PmConfigSlpSusMinAssert" = "1" # 500ms
62 register "PmConfigSlpAMinAssert" = "3" # 2s
63 register "PmTimerDisabled" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -070064
65 register "pirqa_routing" = "PCH_IRQ11"
66 register "pirqb_routing" = "PCH_IRQ10"
67 register "pirqc_routing" = "PCH_IRQ11"
68 register "pirqd_routing" = "PCH_IRQ11"
69 register "pirqe_routing" = "PCH_IRQ11"
70 register "pirqf_routing" = "PCH_IRQ11"
71 register "pirqg_routing" = "PCH_IRQ11"
72 register "pirqh_routing" = "PCH_IRQ11"
73
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070074 # VR Settings Configuration for 4 Domains
75 #+----------------+-------+-------+-------+-------+
76 #| Domain/Setting | SA | IA | GTUS | GTS |
77 #+----------------+-------+-------+-------+-------+
78 #| Psi1Threshold | 20A | 20A | 20A | 20A |
V Sowmya41f93732017-05-23 14:17:01 +053079 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070080 #| Psi3Threshold | 1A | 1A | 1A | 1A |
81 #| Psi3Enable | 1 | 1 | 1 | 1 |
82 #| Psi4Enable | 1 | 1 | 1 | 1 |
83 #| ImonSlope | 0 | 0 | 0 | 0 |
84 #| ImonOffset | 0 | 0 | 0 | 0 |
85 #| IccMax | 4A | 24A | 24A | 24A |
86 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
V Sowmya41f93732017-05-23 14:17:01 +053087 #| AcLoadline | 14.9 | 5 | 5.7 | 4.57 |
88 #| DcLoadline | 14.2 | 4.86 | 4.2 | 4.3 |
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070089 #+----------------+-------+-------+-------+-------+
Duncan Laurie81485d22016-10-28 09:13:52 -070090 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
91 .vr_config_enable = 1,
92 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +053093 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -070094 .psi3threshold = VR_CFG_AMP(1),
95 .psi3enable = 1,
96 .psi4enable = 1,
97 .imon_slope = 0x0,
98 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -080099 .icc_max = VR_CFG_AMP(4),
Duncan Laurie81485d22016-10-28 09:13:52 -0700100 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530101 .ac_loadline = 1490,
102 .dc_loadline = 1420,
Duncan Laurie81485d22016-10-28 09:13:52 -0700103 }"
104
105 register "domain_vr_config[VR_IA_CORE]" = "{
106 .vr_config_enable = 1,
107 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530108 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700109 .psi3threshold = VR_CFG_AMP(1),
110 .psi3enable = 1,
111 .psi4enable = 1,
112 .imon_slope = 0x0,
113 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800114 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700115 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530116 .ac_loadline = 500,
117 .dc_loadline = 486,
Duncan Laurie81485d22016-10-28 09:13:52 -0700118 }"
119
Duncan Laurie81485d22016-10-28 09:13:52 -0700120 register "domain_vr_config[VR_GT_UNSLICED]" = "{
121 .vr_config_enable = 1,
122 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530123 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700124 .psi3threshold = VR_CFG_AMP(1),
125 .psi3enable = 1,
126 .psi4enable = 1,
127 .imon_slope = 0x0,
128 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800129 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700130 .voltage_limit = 1520,
Duncan Laurie57e9e3b2017-03-14 16:42:33 -0700131 .ac_loadline = 570,
132 .dc_loadline = 420,
Duncan Laurie81485d22016-10-28 09:13:52 -0700133 }"
134
135 register "domain_vr_config[VR_GT_SLICED]" = "{
136 .vr_config_enable = 1,
137 .psi1threshold = VR_CFG_AMP(20),
V Sowmya41f93732017-05-23 14:17:01 +0530138 .psi2threshold = VR_CFG_AMP(2),
Duncan Laurie81485d22016-10-28 09:13:52 -0700139 .psi3threshold = VR_CFG_AMP(1),
140 .psi3enable = 1,
141 .psi4enable = 1,
142 .imon_slope = 0x0,
143 .imon_offset = 0x0,
Duncan Laurie949e34c2017-01-21 19:11:37 -0800144 .icc_max = VR_CFG_AMP(24),
Duncan Laurie81485d22016-10-28 09:13:52 -0700145 .voltage_limit = 1520,
V Sowmya41f93732017-05-23 14:17:01 +0530146 .ac_loadline = 457,
147 .dc_loadline = 430,
Duncan Laurie81485d22016-10-28 09:13:52 -0700148 }"
149
Duncan Laurie949e34c2017-01-21 19:11:37 -0800150 # Enable Root port 1 with SRCCLKREQ1#
Duncan Laurie81485d22016-10-28 09:13:52 -0700151 register "PcieRpEnable[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700152 register "PcieRpClkReqSupport[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700153 register "PcieRpClkReqNumber[0]" = "1"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700154 register "PcieRpAdvancedErrorReporting[0]" = "1"
155 register "PcieRpLtrEnable[0]" = "1"
Duncan Laurie25874b82018-01-29 12:02:41 -0800156 register "PcieRpHotPlug[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530157 #RP 1 uses CLK SRC 1
158 register "PcieRpClkSrcNumber[0]" = "1"
Duncan Laurie81485d22016-10-28 09:13:52 -0700159
Duncan Laurie949e34c2017-01-21 19:11:37 -0800160 # Enable Root port 5 with SRCCLKREQ4#
161 register "PcieRpEnable[4]" = "1"
162 register "PcieRpClkReqSupport[4]" = "1"
163 register "PcieRpClkReqNumber[4]" = "4"
Furquan Shaikhebd67c22017-09-18 14:21:48 -0700164 register "PcieRpAdvancedErrorReporting[4]" = "1"
165 register "PcieRpLtrEnable[4]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530166 #RP 5 uses CLK SRC 4
167 register "PcieRpClkSrcNumber[4]" = "4"
Duncan Laurie949e34c2017-01-21 19:11:37 -0800168
Subrata Banik2c3054c2016-11-22 20:21:49 +0530169 register "usb2_ports[0]" = "USB2_PORT_LONG(OC0)" # Type-C Port 1
170 register "usb2_ports[1]" = "USB2_PORT_FLEX(OC_SKIP)" # Camera
171 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
172 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800173 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # H1
Subrata Banik2c3054c2016-11-22 20:21:49 +0530174 register "usb2_ports[8]" = "USB2_PORT_EMPTY" # Empty
Duncan Laurie81485d22016-10-28 09:13:52 -0700175
Subrata Banik2c3054c2016-11-22 20:21:49 +0530176 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
177 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800178 register "usb3_ports[2]" = "USB3_PORT_EMPTY" # Empty
179 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
Duncan Laurie81485d22016-10-28 09:13:52 -0700180
Subrata Banikc4986eb2018-05-09 14:55:09 +0530181 # Intel Common SoC Config
182 #+-------------------+---------------------------+
183 #| Field | Value |
184 #+-------------------+---------------------------+
185 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
186 #| I2C0 | Touchscreen |
187 #| I2C1 | Early TPM access |
188 #| I2C2 | Touchpad |
189 #| I2C4 | Audio |
190 #+-------------------+---------------------------+
191 register "common_soc_config" = "{
192 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
193 .i2c[0] = {
194 .speed = I2C_SPEED_FAST_PLUS,
195 .rise_time_ns = 98,
196 .fall_time_ns = 38,
197 },
198 .i2c[1] = {
199 .early_init = 1,
200 .speed = I2C_SPEED_FAST,
201 .rise_time_ns = 112,
202 .fall_time_ns = 34,
203 },
204 .i2c[2] = {
205 .speed = I2C_SPEED_FAST,
206 .speed_config[0] = {
207 .speed = I2C_SPEED_FAST,
208 .scl_lcnt = 186,
209 .scl_hcnt = 93,
210 .sda_hold = 36,
211 }
212 },
213 .i2c[4] = {
214 .speed = I2C_SPEED_FAST,
215 .speed_config[0] = {
216 .speed = I2C_SPEED_FAST,
217 .scl_lcnt = 176,
218 .scl_hcnt = 95,
219 .sda_hold = 36,
220 }
221 },
222 }"
223
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800224 # Touchscreen
225 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700226
227 # Enable I2C1 bus early for TPM access
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800228 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Duncan Laurie81485d22016-10-28 09:13:52 -0700229
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800230 # Touchpad
231 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800232
233 # Audio
234 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Duncan Lauried4d6ba12017-02-24 12:28:12 -0800235
Duncan Laurie81485d22016-10-28 09:13:52 -0700236 # Must leave UART0 enabled or SD/eMMC will not work as PCI
237 register "SerialIoDevMode" = "{
238 [PchSerialIoIndexI2C0] = PchSerialIoPci,
239 [PchSerialIoIndexI2C1] = PchSerialIoPci,
240 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800241 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Duncan Laurie81485d22016-10-28 09:13:52 -0700242 [PchSerialIoIndexI2C4] = PchSerialIoPci,
243 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
244 [PchSerialIoIndexSpi0] = PchSerialIoPci,
Duncan Lauriec5eab982017-05-16 19:06:04 -0700245 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Duncan Lauriee49b8662017-04-13 01:40:53 -0700246 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Duncan Laurie81485d22016-10-28 09:13:52 -0700247 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
248 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
249 }"
250
251 register "speed_shift_enable" = "1"
252 register "dptf_enable" = "1"
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530253 register "power_limits_config" = "{
254 .tdp_pl1_override = 7,
255 .tdp_pl2_override = 15,
256 }"
Duncan Laurie690831d2016-12-16 08:01:09 -0800257 register "tcc_offset" = "10"
Duncan Laurie81485d22016-10-28 09:13:52 -0700258
259 device cpu_cluster 0 on
260 device lapic 0 on end
261 end
262 device domain 0 on
263 device pci 00.0 on end # Host Bridge
264 device pci 02.0 on end # Integrated Graphics Device
Duncan Laurie283b01d2018-05-07 15:39:37 -0700265 device pci 14.0 on
266 chip drivers/usb/acpi
267 register "desc" = ""Root Hub""
268 register "type" = "UPC_TYPE_HUB"
269 device usb 0.0 on
270 chip drivers/usb/acpi
271 register "desc" = ""USB2 Type-C Left""
272 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800273 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700274 device usb 2.0 on end
275 end
276 chip drivers/usb/acpi
277 register "desc" = ""USB2 Camera""
278 register "type" = "UPC_TYPE_INTERNAL"
279 device usb 2.1 on end
280 end
281 chip drivers/usb/acpi
282 register "desc" = ""USB2 Bluetooth""
283 register "type" = "UPC_TYPE_INTERNAL"
284 device usb 2.2 on end
285 end
286 chip drivers/usb/acpi
287 register "desc" = ""USB2 Type-C Right""
288 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800289 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700290 device usb 2.4 on end
291 end
292 chip drivers/usb/acpi
293 register "desc" = ""USB2 H1 TPM""
294 register "type" = "UPC_TYPE_INTERNAL"
295 device usb 2.6 on end
296 end
297 chip drivers/usb/acpi
298 register "desc" = ""USB3 Type-C Left""
299 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800300 register "group" = "ACPI_PLD_GROUP(1, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700301 device usb 3.0 on end
302 end
303 chip drivers/usb/acpi
304 register "desc" = ""USB3 Type-C Right""
305 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Duncan Laurieb0a0c6c2018-12-01 17:15:29 -0800306 register "group" = "ACPI_PLD_GROUP(2, 1)"
Duncan Laurie283b01d2018-05-07 15:39:37 -0700307 device usb 3.1 on end
308 end
309 end
310 end
311 end # USB xHCI
Duncan Laurie81485d22016-10-28 09:13:52 -0700312 device pci 14.1 off end # USB xDCI (OTG)
313 device pci 14.2 on end # Thermal Subsystem
314 device pci 15.0 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800315 chip drivers/i2c/hid
316 register "generic.hid" = ""WCOM50C1""
317 register "generic.desc" = ""WCOM Digitizer""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800318 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Duncan Laurie658a6dc2017-02-17 17:27:51 -0800319 register "generic.speed" = "I2C_SPEED_FAST_PLUS"
Duncan Laurie2d140212016-12-15 18:51:29 -0800320 register "hid_desc_reg_offset" = "0x1"
321 device i2c 0a on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700322 end
323 end # I2C #0
324 device pci 15.1 on
325 chip drivers/i2c/tpm
326 register "hid" = ""GOOG0005""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800327 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
Duncan Laurie81485d22016-10-28 09:13:52 -0700328 device i2c 50 on end
329 end
330 end # I2C #1
331 device pci 15.2 on
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800332 chip drivers/i2c/hid
333 register "generic.hid" = ""ACPI0C50""
334 register "generic.desc" = ""Touchpad""
335 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
336 register "hid_desc_reg_offset" = "0x1"
Duncan Laurie2d140212016-12-15 18:51:29 -0800337 device i2c 49 on end
Duncan Laurie81485d22016-10-28 09:13:52 -0700338 end
Wei-Ning Huang267e4a52017-04-24 18:53:22 +0800339 chip drivers/i2c/generic
340 register "hid" = ""GOOG0008""
341 register "desc" = ""Touchpad EC Interface""
342 device i2c 1e on end
343 end
Duncan Laurie81485d22016-10-28 09:13:52 -0700344 end # I2C #2
Duncan Laurie93eb8c42016-12-12 10:43:45 -0800345 device pci 15.3 off end # I2C #3
Duncan Laurie81485d22016-10-28 09:13:52 -0700346 device pci 16.0 on end # Management Engine Interface 1
347 device pci 16.1 off end # Management Engine Interface 2
348 device pci 16.2 off end # Management Engine IDE-R
349 device pci 16.3 off end # Management Engine KT Redirection
350 device pci 16.4 off end # Management Engine Interface 3
351 device pci 17.0 off end # SATA
352 device pci 19.0 on end # UART #2
Duncan Laurie949e34c2017-01-21 19:11:37 -0800353 device pci 19.1 off end # I2C #5
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800354 device pci 19.2 on
355 chip drivers/i2c/max98927
356 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700357 register "vmon_slot_no" = "4"
358 register "imon_slot_no" = "5"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800359 register "uid" = "0"
360 register "desc" = ""Right Speaker Amp""
361 register "name" = ""MAXR""
362 device i2c 39 on end
363 end
364 chip drivers/i2c/max98927
365 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700366 register "vmon_slot_no" = "6"
367 register "imon_slot_no" = "7"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800368 register "uid" = "1"
369 register "desc" = ""Left Speaker Amp""
370 register "name" = ""MAXL""
371 device i2c 3a on end
372 end
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700373 chip drivers/i2c/rt5663
Harsha Priyaad126102018-05-02 14:39:29 -0700374 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH_WAKE(GPP_D9)"
Duncan Laurief8e4eb82017-08-10 18:42:08 -0700375 register "dc_offset_l_manual" = "0xffd160"
376 register "dc_offset_r_manual" = "0xffd1c0"
377 register "dc_offset_l_manual_mic" = "0xff8a10"
378 register "dc_offset_r_manual_mic" = "0xff8ab0"
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800379 device i2c 13 on end
380 end
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800381 chip drivers/i2c/generic
382 register "hid" = ""10EC5514""
383 register "name" = ""RT54""
384 register "desc" = ""Realtek RT5514""
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800385 register "property_count" = "3"
Duncan Laurief10c8f92017-08-29 08:36:55 -0700386 # Set the DMIC initial delay to 16ms to avoid pop noise
387 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
388 register "property_list[0].name" = ""realtek,dmic-init-delay""
389 register "property_list[0].integer" = "16"
Cheng-Yi Chiang09ab1572017-11-01 15:01:34 +0800390 # Set clock name for RT5514 to calibrate DSP clock.
391 register "property_list[1].type" = "ACPI_DP_TYPE_STRING"
392 register "property_list[1].name" = ""realtek,dsp-calib-clk-name""
393 register "property_list[1].string" = ""ssp1_mclk""
394 # Set clock rate for RT5514 to calibrate DSP clock.
395 register "property_list[2].type" = "ACPI_DP_TYPE_INTEGER"
396 register "property_list[2].name" = ""realtek,dsp-calib-clk-rate""
397 register "property_list[2].integer" = "24000000"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800398 device i2c 57 on end
399 end
Duncan Laurie5492bfb52017-02-17 17:40:10 -0800400 end # I2C #4
Duncan Laurie81485d22016-10-28 09:13:52 -0700401 device pci 1c.0 on
402 chip drivers/intel/wifi
403 register "wake" = "GPE0_PCI_EXP"
404 device pci 00.0 on end
405 end
406 end # PCI Express Port 1
407 device pci 1c.1 off end # PCI Express Port 2
408 device pci 1c.2 off end # PCI Express Port 3
409 device pci 1c.3 off end # PCI Express Port 4
Duncan Laurie949e34c2017-01-21 19:11:37 -0800410 device pci 1c.4 on end # PCI Express Port 5
Duncan Laurie81485d22016-10-28 09:13:52 -0700411 device pci 1c.5 off end # PCI Express Port 6
412 device pci 1c.6 off end # PCI Express Port 7
413 device pci 1c.7 off end # PCI Express Port 8
414 device pci 1d.0 off end # PCI Express Port 9
415 device pci 1d.1 off end # PCI Express Port 10
416 device pci 1d.2 off end # PCI Express Port 11
417 device pci 1d.3 off end # PCI Express Port 12
418 device pci 1e.0 on end # UART #0
419 device pci 1e.1 off end # UART #1
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800420 device pci 1e.2 on
421 chip drivers/spi/acpi
422 register "hid" = "ACPI_DT_NAMESPACE_HID"
423 register "compat_string" = ""realtek,rt5514""
Duncan Laurie9692f312017-06-30 02:01:02 -0700424 register "irq" = "ACPI_IRQ_EDGE_HIGH(GPP_F10_IRQ)"
Duncan Laurie37da8842017-09-27 03:45:53 -0700425 register "speed" = "12 * MHz"
Duncan Laurie2661a9f2017-03-02 10:15:23 -0800426 device spi 0 on end
427 end
428 end # GSPI #0
Duncan Lauriec5eab982017-05-16 19:06:04 -0700429 device pci 1e.3 off end # GSPI #1
Duncan Laurie81485d22016-10-28 09:13:52 -0700430 device pci 1e.4 on end # eMMC
431 device pci 1e.5 off end # SDIO
432 device pci 1e.6 off end # SDCard
433 device pci 1f.0 on
434 chip ec/google/chromeec
435 device pnp 0c09.0 on end
436 end
437 end # LPC Interface
438 device pci 1f.1 on end # P2SB
439 device pci 1f.2 on end # Power Management Controller
440 device pci 1f.3 on end # Intel HDA
441 device pci 1f.4 on end # SMBus
442 device pci 1f.5 on end # PCH SPI
443 device pci 1f.6 off end # GbE
444 end
445end