blob: 0ba07d6137595a9e2c381c1a5736fd270d5324ea [file] [log] [blame]
Angel Ponsbbc99cf2020-04-04 18:51:23 +02001/* SPDX-License-Identifier: GPL-2.0-only */
huang linc14b54d2016-03-02 18:38:40 +08002
Lin Huanga1f82a32016-03-09 18:08:20 +08003#include <assert.h>
4#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Lin Huanga1f82a32016-03-09 18:08:20 +08006#include <delay.h>
7#include <soc/addressmap.h>
huang linc14b54d2016-03-02 18:38:40 +08008#include <soc/clock.h>
Lin Huangf5702e72016-03-19 22:45:19 +08009#include <soc/grf.h>
huang lin4f173742016-03-02 18:46:24 +080010#include <soc/i2c.h>
Lin Huanga1f82a32016-03-09 18:08:20 +080011#include <soc/soc.h>
12#include <stdint.h>
Lin Huanga1f82a32016-03-09 18:08:20 +080013#include <string.h>
14
15struct pll_div {
16 u32 refdiv;
17 u32 fbdiv;
18 u32 postdiv1;
19 u32 postdiv2;
20 u32 frac;
Lin Huange3d78b82016-06-28 11:10:54 +080021 u32 freq;
Lin Huanga1f82a32016-03-09 18:08:20 +080022};
23
24#define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
25 .refdiv = _refdiv,\
26 .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
Lin Huange3d78b82016-06-28 11:10:54 +080027 .postdiv1 = _postdiv1, .postdiv2 = _postdiv2, .freq = hz};\
Lin Huanga1f82a32016-03-09 18:08:20 +080028 _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
29 OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
Julius Werner8e42bd1c2016-11-01 15:24:54 -070030 STRINGIFY(hz) " Hz cannot be hit with PLL "\
Lin Huanga1f82a32016-03-09 18:08:20 +080031 "divisors on line " STRINGIFY(__LINE__))
32
Julius Werner8e42bd1c2016-11-01 15:24:54 -070033static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 1, 4, 1);
34static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 3, 1);
35static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 3, 2, 1);
Lin Huanga1f82a32016-03-09 18:08:20 +080036
Eric Gao61e6c442016-07-29 12:34:32 +080037static const struct pll_div apll_1512_cfg = PLL_DIVISORS(1512*MHz, 1, 1, 1);
38static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 3, 1);
Lin Huanga1f82a32016-03-09 18:08:20 +080039
Lin Huang3d703bc2016-06-28 14:19:18 +080040static const struct pll_div *apll_cfgs[] = {
Eric Gao61e6c442016-07-29 12:34:32 +080041 [APLL_1512_MHZ] = &apll_1512_cfg,
Lin Huang3d703bc2016-06-28 14:19:18 +080042 [APLL_600_MHZ] = &apll_600_cfg,
Lin Huanga1f82a32016-03-09 18:08:20 +080043};
44
45enum {
46 /* PLL_CON0 */
47 PLL_FBDIV_MASK = 0xfff,
48 PLL_FBDIV_SHIFT = 0,
49
50 /* PLL_CON1 */
51 PLL_POSTDIV2_MASK = 0x7,
52 PLL_POSTDIV2_SHIFT = 12,
53 PLL_POSTDIV1_MASK = 0x7,
54 PLL_POSTDIV1_SHIFT = 8,
55 PLL_REFDIV_MASK = 0x3f,
56 PLL_REFDIV_SHIFT = 0,
57
58 /* PLL_CON2 */
59 PLL_LOCK_STATUS_MASK = 1,
60 PLL_LOCK_STATUS_SHIFT = 31,
61 PLL_FRACDIV_MASK = 0xffffff,
62 PLL_FRACDIV_SHIFT = 0,
63
64 /* PLL_CON3 */
65 PLL_MODE_MASK = 3,
66 PLL_MODE_SHIFT = 8,
67 PLL_MODE_SLOW = 0,
68 PLL_MODE_NORM,
69 PLL_MODE_DEEP,
70 PLL_DSMPD_MASK = 1,
71 PLL_DSMPD_SHIFT = 3,
Caesar Wange085a8a2017-05-04 09:24:23 +080072 PLL_FRAC_MODE = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +080073 PLL_INTEGER_MODE = 1,
74
Caesar Wange085a8a2017-05-04 09:24:23 +080075 /* PLL_CON4 */
76 PLL_SSMOD_BP_MASK = 1,
77 PLL_SSMOD_BP_SHIFT = 0,
78 PLL_SSMOD_DIS_SSCG_MASK = 1,
79 PLL_SSMOD_DIS_SSCG_SHIFT = 1,
80 PLL_SSMOD_RESET_MASK = 1,
81 PLL_SSMOD_RESET_SHIFT = 2,
82 PLL_SSMOD_DOWNSPEAD_MASK = 1,
83 PLL_SSMOD_DOWNSPEAD_SHIFT = 3,
Subrata Banik8e6d5f22020-08-30 13:51:44 +053084 PLL_SSMOD_DIVVAL_MASK = 0xf,
Caesar Wange085a8a2017-05-04 09:24:23 +080085 PLL_SSMOD_DIVVAL_SHIFT = 4,
86 PLL_SSMOD_SPREADAMP_MASK = 0x1f,
87 PLL_SSMOD_SPREADAMP_SHIFT = 8,
88
Lin Huanga1f82a32016-03-09 18:08:20 +080089 /* PMUCRU_CLKSEL_CON0 */
90 PMU_PCLK_DIV_CON_MASK = 0x1f,
91 PMU_PCLK_DIV_CON_SHIFT = 0,
92
Shunqian Zheng347c83c2016-04-13 22:34:39 +080093 /* PMUCRU_CLKSEL_CON1 */
94 SPI3_PLL_SEL_MASK = 1,
95 SPI3_PLL_SEL_SHIFT = 7,
96 SPI3_PLL_SEL_24M = 0,
97 SPI3_PLL_SEL_PPLL = 1,
98 SPI3_DIV_CON_MASK = 0x7f,
99 SPI3_DIV_CON_SHIFT = 0x0,
100
huang lin4f173742016-03-02 18:46:24 +0800101 /* PMUCRU_CLKSEL_CON2 */
102 I2C_DIV_CON_MASK = 0x7f,
103 I2C8_DIV_CON_SHIFT = 8,
104 I2C0_DIV_CON_SHIFT = 0,
105
106 /* PMUCRU_CLKSEL_CON3 */
107 I2C4_DIV_CON_SHIFT = 0,
108
Lin Huangbdd06de2016-06-28 15:21:20 +0800109 /* CLKSEL_CON0 / CLKSEL_CON2 */
110 ACLKM_CORE_DIV_CON_MASK = 0x1f,
111 ACLKM_CORE_DIV_CON_SHIFT = 8,
112 CLK_CORE_PLL_SEL_MASK = 3,
113 CLK_CORE_PLL_SEL_SHIFT = 6,
114 CLK_CORE_PLL_SEL_ALPLL = 0x0,
115 CLK_CORE_PLL_SEL_ABPLL = 0x1,
116 CLK_CORE_PLL_SEL_DPLL = 0x10,
117 CLK_CORE_PLL_SEL_GPLL = 0x11,
118 CLK_CORE_DIV_MASK = 0x1f,
119 CLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800120
Lin Huangbdd06de2016-06-28 15:21:20 +0800121 /* CLKSEL_CON1 / CLKSEL_CON3 */
122 PCLK_DBG_DIV_MASK = 0x1f,
123 PCLK_DBG_DIV_SHIFT = 0x8,
124 ATCLK_CORE_DIV_MASK = 0x1f,
125 ATCLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800126
127 /* CLKSEL_CON14 */
128 PCLK_PERIHP_DIV_CON_MASK = 0x7,
129 PCLK_PERIHP_DIV_CON_SHIFT = 12,
130 HCLK_PERIHP_DIV_CON_MASK = 3,
131 HCLK_PERIHP_DIV_CON_SHIFT = 8,
132 ACLK_PERIHP_PLL_SEL_MASK = 1,
133 ACLK_PERIHP_PLL_SEL_SHIFT = 7,
134 ACLK_PERIHP_PLL_SEL_CPLL = 0,
135 ACLK_PERIHP_PLL_SEL_GPLL = 1,
136 ACLK_PERIHP_DIV_CON_MASK = 0x1f,
137 ACLK_PERIHP_DIV_CON_SHIFT = 0,
138
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800139 /* CLKSEL_CON21 */
140 ACLK_EMMC_PLL_SEL_MASK = 0x1,
141 ACLK_EMMC_PLL_SEL_SHIFT = 7,
142 ACLK_EMMC_PLL_SEL_GPLL = 0x1,
143 ACLK_EMMC_DIV_CON_MASK = 0x1f,
144 ACLK_EMMC_DIV_CON_SHIFT = 0,
145
146 /* CLKSEL_CON22 */
147 CLK_EMMC_PLL_MASK = 0x7,
148 CLK_EMMC_PLL_SHIFT = 8,
149 CLK_EMMC_PLL_SEL_GPLL = 0x1,
150 CLK_EMMC_DIV_CON_MASK = 0x7f,
151 CLK_EMMC_DIV_CON_SHIFT = 0,
152
Lin Huanga1f82a32016-03-09 18:08:20 +0800153 /* CLKSEL_CON23 */
154 PCLK_PERILP0_DIV_CON_MASK = 0x7,
155 PCLK_PERILP0_DIV_CON_SHIFT = 12,
156 HCLK_PERILP0_DIV_CON_MASK = 3,
157 HCLK_PERILP0_DIV_CON_SHIFT = 8,
158 ACLK_PERILP0_PLL_SEL_MASK = 1,
159 ACLK_PERILP0_PLL_SEL_SHIFT = 7,
160 ACLK_PERILP0_PLL_SEL_CPLL = 0,
161 ACLK_PERILP0_PLL_SEL_GPLL = 1,
162 ACLK_PERILP0_DIV_CON_MASK = 0x1f,
163 ACLK_PERILP0_DIV_CON_SHIFT = 0,
164
165 /* CLKSEL_CON25 */
166 PCLK_PERILP1_DIV_CON_MASK = 0x7,
167 PCLK_PERILP1_DIV_CON_SHIFT = 8,
168 HCLK_PERILP1_PLL_SEL_MASK = 1,
169 HCLK_PERILP1_PLL_SEL_SHIFT = 7,
170 HCLK_PERILP1_PLL_SEL_CPLL = 0,
171 HCLK_PERILP1_PLL_SEL_GPLL = 1,
172 HCLK_PERILP1_DIV_CON_MASK = 0x1f,
173 HCLK_PERILP1_DIV_CON_SHIFT = 0,
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800174
Lin Huangbf48fbb2016-03-23 19:24:53 +0800175 /* CLKSEL_CON26 */
176 CLK_SARADC_DIV_CON_MASK = 0xff,
177 CLK_SARADC_DIV_CON_SHIFT = 8,
178
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800179 /* CLKSEL_CON27 */
180 CLK_TSADC_SEL_X24M = 0x0,
181 CLK_TSADC_SEL_MASK = 1,
182 CLK_TSADC_SEL_SHIFT = 15,
183 CLK_TSADC_DIV_CON_MASK = 0x3ff,
184 CLK_TSADC_DIV_CON_SHIFT = 0,
185
Lin Huang4ecccff2017-01-18 09:44:34 +0800186 /* CLKSEL_CON44 */
187 CLK_PCLK_EDP_PLL_SEL_MASK = 1,
188 CLK_PCLK_EDP_PLL_SEL_SHIFT = 15,
189 CLK_PCLK_EDP_PLL_SEL_CPLL = 0,
190 CLK_PCLK_EDP_DIV_CON_MASK = 0x3f,
191 CLK_PCLK_EDP_DIV_CON_SHIFT = 8,
192
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800193 /* CLKSEL_CON47 & CLKSEL_CON48 */
194 ACLK_VOP_PLL_SEL_MASK = 0x3,
195 ACLK_VOP_PLL_SEL_SHIFT = 6,
196 ACLK_VOP_PLL_SEL_CPLL = 0x1,
197 ACLK_VOP_DIV_CON_MASK = 0x1f,
198 ACLK_VOP_DIV_CON_SHIFT = 0,
199
200 /* CLKSEL_CON49 & CLKSEL_CON50 */
201 DCLK_VOP_DCLK_SEL_MASK = 1,
202 DCLK_VOP_DCLK_SEL_SHIFT = 11,
203 DCLK_VOP_DCLK_SEL_DIVOUT = 0,
204 DCLK_VOP_PLL_SEL_MASK = 3,
205 DCLK_VOP_PLL_SEL_SHIFT = 8,
206 DCLK_VOP_PLL_SEL_VPLL = 0,
207 DCLK_VOP_DIV_CON_MASK = 0xff,
208 DCLK_VOP_DIV_CON_SHIFT = 0,
209
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800210 /* CLKSEL_CON58 */
211 CLK_SPI_PLL_SEL_MASK = 1,
212 CLK_SPI_PLL_SEL_CPLL = 0,
213 CLK_SPI_PLL_SEL_GPLL = 1,
214 CLK_SPI_PLL_DIV_CON_MASK = 0x7f,
215 CLK_SPI5_PLL_DIV_CON_SHIFT = 8,
216 CLK_SPI5_PLL_SEL_SHIFT = 15,
217
218 /* CLKSEL_CON59 */
219 CLK_SPI1_PLL_SEL_SHIFT = 15,
220 CLK_SPI1_PLL_DIV_CON_SHIFT = 8,
221 CLK_SPI0_PLL_SEL_SHIFT = 7,
222 CLK_SPI0_PLL_DIV_CON_SHIFT = 0,
223
224 /* CLKSEL_CON60 */
225 CLK_SPI4_PLL_SEL_SHIFT = 15,
226 CLK_SPI4_PLL_DIV_CON_SHIFT = 8,
227 CLK_SPI2_PLL_SEL_SHIFT = 7,
228 CLK_SPI2_PLL_DIV_CON_SHIFT = 0,
229
huang lin4f173742016-03-02 18:46:24 +0800230 /* CLKSEL_CON61 */
231 CLK_I2C_PLL_SEL_MASK = 1,
232 CLK_I2C_PLL_SEL_CPLL = 0,
233 CLK_I2C_PLL_SEL_GPLL = 1,
234 CLK_I2C5_PLL_SEL_SHIFT = 15,
235 CLK_I2C5_DIV_CON_SHIFT = 8,
236 CLK_I2C1_PLL_SEL_SHIFT = 7,
237 CLK_I2C1_DIV_CON_SHIFT = 0,
238
239 /* CLKSEL_CON62 */
240 CLK_I2C6_PLL_SEL_SHIFT = 15,
241 CLK_I2C6_DIV_CON_SHIFT = 8,
242 CLK_I2C2_PLL_SEL_SHIFT = 7,
243 CLK_I2C2_DIV_CON_SHIFT = 0,
244
245 /* CLKSEL_CON63 */
246 CLK_I2C7_PLL_SEL_SHIFT = 15,
247 CLK_I2C7_DIV_CON_SHIFT = 8,
248 CLK_I2C3_PLL_SEL_SHIFT = 7,
249 CLK_I2C3_DIV_CON_SHIFT = 0,
250
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800251 /* CRU_SOFTRST_CON4 */
252 RESETN_DDR0_REQ_MASK = 1,
253 RESETN_DDR0_REQ_SHIFT = 8,
254 RESETN_DDRPHY0_REQ_MASK = 1,
255 RESETN_DDRPHY0_REQ_SHIFT = 9,
256 RESETN_DDR1_REQ_MASK = 1,
257 RESETN_DDR1_REQ_SHIFT = 12,
258 RESETN_DDRPHY1_REQ_MASK = 1,
259 RESETN_DDRPHY1_REQ_SHIFT = 13,
Lin Huanga1f82a32016-03-09 18:08:20 +0800260};
261
262#define VCO_MAX_KHZ (3200 * (MHz / KHz))
263#define VCO_MIN_KHZ (800 * (MHz / KHz))
264#define OUTPUT_MAX_KHZ (3200 * (MHz / KHz))
265#define OUTPUT_MIN_KHZ (16 * (MHz / KHz))
266
267/* the div restrictions of pll in integer mode,
268 * these are defined in * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0
269 */
270#define PLL_DIV_MIN 16
271#define PLL_DIV_MAX 3200
272
273/* How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
274 * Formulas also embedded within the Fractional PLL Verilog model:
275 * If DSMPD = 1 (DSM is disabled, "integer mode")
276 * FOUTVCO = FREF / REFDIV * FBDIV
277 * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
278 * Where:
279 * FOUTVCO = Fractional PLL non-divided output frequency
280 * FOUTPOSTDIV = Fractional PLL divided output frequency
281 * (output of second post divider)
282 * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
283 * REFDIV = Fractional PLL input reference clock divider
284 * FBDIV = Integer value programmed into feedback divide
285 *
286 */
287static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
288{
289 /* All 8 PLLs have same VCO and output frequency range restrictions. */
290 u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv;
291 u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2;
292
293 printk(BIOS_DEBUG, "PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, "
Elyes HAOUAS8d1b0f12020-02-20 18:20:57 +0100294 "postdiv2=%d, vco=%u kHz, output=%u kHz\n",
Lin Huanga1f82a32016-03-09 18:08:20 +0800295 pll_con, div->fbdiv, div->refdiv, div->postdiv1,
296 div->postdiv2, vco_khz, output_khz);
297 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
298 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
299 div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX);
300
301 /* When power on or changing PLL setting,
302 * we must force PLL into slow mode to ensure output stable clock.
303 */
304 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
305 PLL_MODE_SLOW << PLL_MODE_SHIFT));
306
307 /* use integer mode */
308 write32(&pll_con[3],
309 RK_CLRSETBITS(PLL_DSMPD_MASK << PLL_DSMPD_SHIFT,
310 PLL_INTEGER_MODE << PLL_DSMPD_SHIFT));
311
312 write32(&pll_con[0], RK_CLRSETBITS(PLL_FBDIV_MASK << PLL_FBDIV_SHIFT,
313 div->fbdiv << PLL_FBDIV_SHIFT));
314 write32(&pll_con[1],
315 RK_CLRSETBITS(PLL_POSTDIV2_MASK << PLL_POSTDIV2_SHIFT |
316 PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT |
317 PLL_REFDIV_MASK | PLL_REFDIV_SHIFT,
318 (div->postdiv2 << PLL_POSTDIV2_SHIFT) |
319 (div->postdiv1 << PLL_POSTDIV1_SHIFT) |
320 (div->refdiv << PLL_REFDIV_SHIFT)));
321
322 /* waiting for pll lock */
323 while (!(read32(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT)))
324 udelay(1);
325
326 /* pll enter normal mode */
327 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
328 PLL_MODE_NORM << PLL_MODE_SHIFT));
329}
330
Caesar Wange085a8a2017-05-04 09:24:23 +0800331/*
332 * Configure the DPLL spread spectrum feature on memory clock.
333 * Configure sequence:
Martin Roth9641a922018-05-20 17:46:51 -0600334 * 1. PLL been configured as frac mode, and DACPD should be set to 1'b0.
Caesar Wange085a8a2017-05-04 09:24:23 +0800335 * 2. Configure DOWNSPERAD, SPREAD, DIVVAL(option: configure xPLL_CON5 with
336 * extern wave table).
Martin Roth9641a922018-05-20 17:46:51 -0600337 * 3. set ssmod_disable_sscg = 1'b0, and set ssmod_bp = 1'b0.
338 * 4. Assert RESET = 1'b1 to SSMOD.
339 * 5. RESET = 1'b0 on SSMOD.
Caesar Wange085a8a2017-05-04 09:24:23 +0800340 * 6. Adjust SPREAD/DIVVAL/DOWNSPREAD.
341 */
342static void rkclk_set_dpllssc(struct pll_div *dpll_cfg)
343{
344 u32 divval;
345
Caesar Wange085a8a2017-05-04 09:24:23 +0800346 assert(dpll_cfg->refdiv && dpll_cfg->refdiv <= 6);
347
348 /*
349 * Need to acquire ~30kHZ which is the target modulation frequency.
350 * The modulation frequency ~ 30kHz= OSC_HZ/revdiv/128/divval
351 * (the 128 is the number points in the query table).
352 */
353 divval = OSC_HZ / 128 / (30 * KHz) / dpll_cfg->refdiv;
354
355 /*
356 * Use frac mode.
357 * Make sure the output frequency isn't offset, set 0 for Fractional
358 * part of feedback divide.
359 */
360 write32(&cru_ptr->dpll_con[3],
361 RK_CLRSETBITS(PLL_DSMPD_MASK << PLL_DSMPD_SHIFT,
362 PLL_FRAC_MODE << PLL_DSMPD_SHIFT));
Julius Werner55009af2019-12-02 22:03:27 -0800363 clrsetbits32(&cru_ptr->dpll_con[2],
364 PLL_FRACDIV_MASK << PLL_FRACDIV_SHIFT,
365 0 << PLL_FRACDIV_SHIFT);
Caesar Wange085a8a2017-05-04 09:24:23 +0800366
367 /*
368 * Configure SSC divval.
369 * Spread amplitude range = 0.1 * SPREAD[4:0] (%).
370 * The below 8 means SPREAD[4:0] that appears to mitigate EMI on boards
371 * tested. Center and down spread modulation amplitudes based on the
372 * value of SPREAD.
373 * SPREAD[4:0] Center Spread Down Spread
374 * 0 0 0
Martin Roth9641a922018-05-20 17:46:51 -0600375 * 1 +/-0.1% -0.10%
376 * 2 +/-0.2% -0.20%
377 * 3 +/-0.3% -0.30%
378 * 4 +/-0.4% -0.40%
379 * 5 +/-0.5% -0.50%
Caesar Wange085a8a2017-05-04 09:24:23 +0800380 * ...
Martin Roth9641a922018-05-20 17:46:51 -0600381 * 31 +/-3.1% -3.10%
Caesar Wange085a8a2017-05-04 09:24:23 +0800382 */
383 write32(&cru_ptr->dpll_con[4],
384 RK_CLRSETBITS(PLL_SSMOD_DIVVAL_MASK << PLL_SSMOD_DIVVAL_SHIFT,
385 divval << PLL_SSMOD_DIVVAL_SHIFT));
386 write32(&cru_ptr->dpll_con[4],
387 RK_CLRSETBITS(PLL_SSMOD_SPREADAMP_MASK <<
388 PLL_SSMOD_SPREADAMP_SHIFT,
389 8 << PLL_SSMOD_SPREADAMP_SHIFT));
390
391 /* Enable SSC for DPLL */
392 write32(&cru_ptr->dpll_con[4],
393 RK_CLRBITS(PLL_SSMOD_BP_MASK << PLL_SSMOD_BP_SHIFT |
394 PLL_SSMOD_DIS_SSCG_MASK << PLL_SSMOD_DIS_SSCG_SHIFT));
395
396 /* Deassert reset SSMOD */
397 write32(&cru_ptr->dpll_con[4],
398 RK_CLRBITS(PLL_SSMOD_RESET_MASK << PLL_SSMOD_RESET_SHIFT));
399
400 udelay(20);
401}
402
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800403static int pll_para_config(u32 freq_hz, struct pll_div *div)
404{
405 u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
406 u32 postdiv1, postdiv2 = 1;
407 u32 fref_khz;
408 u32 diff_khz, best_diff_khz;
409 const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
410 const u32 max_postdiv1 = 7, max_postdiv2 = 7;
411 u32 vco_khz;
412 u32 freq_khz = freq_hz / KHz;
413
414 if (!freq_hz) {
415 printk(BIOS_ERR, "%s: the frequency can't be 0 Hz\n", __func__);
416 return -1;
417 }
418
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100419 postdiv1 = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800420 if (postdiv1 > max_postdiv1) {
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100421 postdiv2 = DIV_ROUND_UP(postdiv1, max_postdiv1);
422 postdiv1 = DIV_ROUND_UP(postdiv1, postdiv2);
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800423 }
424
425 vco_khz = freq_khz * postdiv1 * postdiv2;
426
427 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ ||
428 postdiv2 > max_postdiv2) {
429 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
430 " for Frequency (%uHz).\n", __func__, freq_hz);
431 return -1;
432 }
433
434 div->postdiv1 = postdiv1;
435 div->postdiv2 = postdiv2;
436
437 best_diff_khz = vco_khz;
438 for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
439 fref_khz = ref_khz / refdiv;
440
441 fbdiv = vco_khz / fref_khz;
442 if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
443 continue;
444 diff_khz = vco_khz - fbdiv * fref_khz;
445 if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
446 fbdiv++;
447 diff_khz = fref_khz - diff_khz;
448 }
449
450 if (diff_khz >= best_diff_khz)
451 continue;
452
453 best_diff_khz = diff_khz;
454 div->refdiv = refdiv;
455 div->fbdiv = fbdiv;
456 }
457
458 if (best_diff_khz > 4 * (MHz/KHz)) {
459 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
460 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
461 best_diff_khz * KHz);
462 return -1;
463 }
464 return 0;
465}
466
Lin Huanga1f82a32016-03-09 18:08:20 +0800467void rkclk_init(void)
468{
469 u32 aclk_div;
470 u32 hclk_div;
471 u32 pclk_div;
472
473 /* some cru registers changed by bootrom, we'd better reset them to
474 * reset/default values described in TRM to avoid confusion in kernel.
Elyes HAOUAS8d1b0f12020-02-20 18:20:57 +0100475 * Please consider these three lines as a fix of bootrom bug.
Lin Huanga1f82a32016-03-09 18:08:20 +0800476 */
477 write32(&cru_ptr->clksel_con[12], 0xffff4101);
478 write32(&cru_ptr->clksel_con[19], 0xffff033f);
479 write32(&cru_ptr->clksel_con[56], 0x00030003);
480
481 /* configure pmu pll(ppll) */
482 rkclk_set_pll(&pmucru_ptr->ppll_con[0], &ppll_init_cfg);
483
484 /* configure pmu pclk */
485 pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1;
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700486 assert((unsigned int)(PPLL_HZ - (pclk_div + 1) * PMU_PCLK_HZ) <= pclk_div
487 && pclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800488 write32(&pmucru_ptr->pmucru_clksel[0],
489 RK_CLRSETBITS(PMU_PCLK_DIV_CON_MASK << PMU_PCLK_DIV_CON_SHIFT,
490 pclk_div << PMU_PCLK_DIV_CON_SHIFT));
491
492 /* configure gpll cpll */
493 rkclk_set_pll(&cru_ptr->gpll_con[0], &gpll_init_cfg);
494 rkclk_set_pll(&cru_ptr->cpll_con[0], &cpll_init_cfg);
495
496 /* configure perihp aclk, hclk, pclk */
497 aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700498 assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800499
500 hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1;
501 assert((hclk_div + 1) * PERIHP_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700502 PERIHP_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800503
504 pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1;
505 assert((pclk_div + 1) * PERIHP_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700506 PERIHP_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800507
508 write32(&cru_ptr->clksel_con[14],
509 RK_CLRSETBITS(PCLK_PERIHP_DIV_CON_MASK <<
510 PCLK_PERIHP_DIV_CON_SHIFT |
511 HCLK_PERIHP_DIV_CON_MASK <<
512 HCLK_PERIHP_DIV_CON_SHIFT |
513 ACLK_PERIHP_PLL_SEL_MASK <<
514 ACLK_PERIHP_PLL_SEL_SHIFT |
515 ACLK_PERIHP_DIV_CON_MASK <<
516 ACLK_PERIHP_DIV_CON_SHIFT,
517 pclk_div << PCLK_PERIHP_DIV_CON_SHIFT |
518 hclk_div << HCLK_PERIHP_DIV_CON_SHIFT |
519 ACLK_PERIHP_PLL_SEL_GPLL <<
520 ACLK_PERIHP_PLL_SEL_SHIFT |
521 aclk_div << ACLK_PERIHP_DIV_CON_SHIFT));
522
523 /* configure perilp0 aclk, hclk, pclk */
524 aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700525 assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800526
527 hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1;
528 assert((hclk_div + 1) * PERILP0_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700529 PERILP0_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800530
531 pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1;
532 assert((pclk_div + 1) * PERILP0_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700533 PERILP0_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800534
535 write32(&cru_ptr->clksel_con[23],
536 RK_CLRSETBITS(PCLK_PERILP0_DIV_CON_MASK <<
537 PCLK_PERILP0_DIV_CON_SHIFT |
538 HCLK_PERILP0_DIV_CON_MASK <<
539 HCLK_PERILP0_DIV_CON_SHIFT |
540 ACLK_PERILP0_PLL_SEL_MASK <<
541 ACLK_PERILP0_PLL_SEL_SHIFT |
542 ACLK_PERILP0_DIV_CON_MASK <<
543 ACLK_PERILP0_DIV_CON_SHIFT,
544 pclk_div << PCLK_PERILP0_DIV_CON_SHIFT |
545 hclk_div << HCLK_PERILP0_DIV_CON_SHIFT |
546 ACLK_PERILP0_PLL_SEL_GPLL <<
547 ACLK_PERILP0_PLL_SEL_SHIFT |
548 aclk_div << ACLK_PERILP0_DIV_CON_SHIFT));
549
550 /* perilp1 hclk select gpll as source */
551 hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1;
552 assert((hclk_div + 1) * PERILP1_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700553 GPLL_HZ && (hclk_div <= 0x1f));
Lin Huanga1f82a32016-03-09 18:08:20 +0800554
Julius Wernerf7d519c2016-09-02 23:48:10 -0700555 pclk_div = PERILP1_HCLK_HZ / PERILP1_PCLK_HZ - 1;
556 assert((pclk_div + 1) * PERILP1_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700557 PERILP1_HCLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800558
559 write32(&cru_ptr->clksel_con[25],
560 RK_CLRSETBITS(PCLK_PERILP1_DIV_CON_MASK <<
561 PCLK_PERILP1_DIV_CON_SHIFT |
562 HCLK_PERILP1_DIV_CON_MASK <<
563 HCLK_PERILP1_DIV_CON_SHIFT |
564 HCLK_PERILP1_PLL_SEL_MASK <<
565 HCLK_PERILP1_PLL_SEL_SHIFT,
566 pclk_div << PCLK_PERILP1_DIV_CON_SHIFT |
567 hclk_div << HCLK_PERILP1_DIV_CON_SHIFT |
568 HCLK_PERILP1_PLL_SEL_GPLL <<
569 HCLK_PERILP1_PLL_SEL_SHIFT));
570}
571
Julius Werner7f965892016-08-29 15:07:58 -0700572void rkclk_configure_cpu(enum apll_frequencies freq, enum cpu_cluster cluster)
Lin Huanga1f82a32016-03-09 18:08:20 +0800573{
Julius Werner7f965892016-08-29 15:07:58 -0700574 u32 aclkm_div, atclk_div, pclk_dbg_div, apll_hz;
575 int con_base, parent;
576 u32 *pll_con;
Lin Huange3d78b82016-06-28 11:10:54 +0800577
Julius Werner7f965892016-08-29 15:07:58 -0700578 switch (cluster) {
579 case CPU_CLUSTER_LITTLE:
580 con_base = 0;
581 parent = CLK_CORE_PLL_SEL_ALPLL;
582 pll_con = &cru_ptr->apll_l_con[0];
583 break;
584 case CPU_CLUSTER_BIG:
585 default:
586 con_base = 2;
587 parent = CLK_CORE_PLL_SEL_ABPLL;
588 pll_con = &cru_ptr->apll_b_con[0];
589 break;
590 }
Lin Huanga1f82a32016-03-09 18:08:20 +0800591
Julius Werner7f965892016-08-29 15:07:58 -0700592 apll_hz = apll_cfgs[freq]->freq;
593 rkclk_set_pll(pll_con, apll_cfgs[freq]);
Lin Huanga1f82a32016-03-09 18:08:20 +0800594
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100595 aclkm_div = DIV_ROUND_UP(apll_hz, ACLKM_CORE_HZ) - 1;
596 pclk_dbg_div = DIV_ROUND_UP(apll_hz, PCLK_DBG_HZ) - 1;
597 atclk_div = DIV_ROUND_UP(apll_hz, ATCLK_CORE_HZ) - 1;
Lin Huanga1f82a32016-03-09 18:08:20 +0800598
Lin Huangbdd06de2016-06-28 15:21:20 +0800599 write32(&cru_ptr->clksel_con[con_base],
600 RK_CLRSETBITS(ACLKM_CORE_DIV_CON_MASK <<
601 ACLKM_CORE_DIV_CON_SHIFT |
602 CLK_CORE_PLL_SEL_MASK << CLK_CORE_PLL_SEL_SHIFT |
603 CLK_CORE_DIV_MASK << CLK_CORE_DIV_SHIFT,
604 aclkm_div << ACLKM_CORE_DIV_CON_SHIFT |
605 parent << CLK_CORE_PLL_SEL_SHIFT |
606 0 << CLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800607
Lin Huangbdd06de2016-06-28 15:21:20 +0800608 write32(&cru_ptr->clksel_con[con_base + 1],
609 RK_CLRSETBITS(PCLK_DBG_DIV_MASK << PCLK_DBG_DIV_SHIFT |
610 ATCLK_CORE_DIV_MASK << ATCLK_CORE_DIV_SHIFT,
611 pclk_dbg_div << PCLK_DBG_DIV_SHIFT |
612 atclk_div << ATCLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800613}
Lin Huangf5702e72016-03-19 22:45:19 +0800614
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800615void rkclk_configure_ddr(unsigned int hz)
616{
617 struct pll_div dpll_cfg;
618
619 /* IC ECO bug, need to set this register */
620 write32(&rk3399_pmusgrf->ddr_rgn_con[16], 0xc000c000);
621
622 /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */
623 switch (hz) {
624 case 200*MHz:
625 dpll_cfg = (struct pll_div)
Caesar Wanga0199d82017-06-22 16:14:58 +0800626 {.refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2};
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800627 break;
628 case 300*MHz:
629 dpll_cfg = (struct pll_div)
630 {.refdiv = 2, .fbdiv = 100, .postdiv1 = 4, .postdiv2 = 1};
631 break;
632 case 666*MHz:
633 dpll_cfg = (struct pll_div)
634 {.refdiv = 2, .fbdiv = 111, .postdiv1 = 2, .postdiv2 = 1};
635 break;
636 case 800*MHz:
637 dpll_cfg = (struct pll_div)
638 {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1};
639 break;
Lin Huangba2b63a2016-07-25 10:06:09 +0800640 case 933*MHz:
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800641 dpll_cfg = (struct pll_div)
Derek Basehore8e1a9952016-10-27 13:51:49 -0700642 {.refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1};
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800643 break;
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800644 default:
645 die("Unsupported SDRAM frequency, add to clock.c!");
646 }
647 rkclk_set_pll(&cru_ptr->dpll_con[0], &dpll_cfg);
Caesar Wange085a8a2017-05-04 09:24:23 +0800648
Julius Wernercd49cce2019-03-05 16:53:33 -0800649 if (CONFIG(RK3399_SPREAD_SPECTRUM_DDR))
Caesar Wange085a8a2017-05-04 09:24:23 +0800650 rkclk_set_dpllssc(&dpll_cfg);
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800651}
652
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800653#define SPI_CLK_REG_VALUE(bus, clk_div) \
654 RK_CLRSETBITS(CLK_SPI_PLL_SEL_MASK << \
655 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
656 CLK_SPI_PLL_DIV_CON_MASK << \
657 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT, \
658 CLK_SPI_PLL_SEL_GPLL << \
659 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
660 (clk_div - 1) << \
661 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT)
662
huang linc14b54d2016-03-02 18:38:40 +0800663void rkclk_configure_spi(unsigned int bus, unsigned int hz)
664{
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800665 int src_clk_div;
666 int pll;
667
668 /* spi3 src clock from ppll, while spi0,1,2,4,5 src clock from gpll */
669 pll = (bus == 3) ? PPLL_HZ : GPLL_HZ;
670 src_clk_div = pll / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700671 assert((src_clk_div - 1 <= 127) && (src_clk_div * hz == pll));
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800672
673 switch (bus) {
674 case 0:
675 write32(&cru_ptr->clksel_con[59],
676 SPI_CLK_REG_VALUE(0, src_clk_div));
677 break;
678 case 1:
679 write32(&cru_ptr->clksel_con[59],
680 SPI_CLK_REG_VALUE(1, src_clk_div));
681 break;
682 case 2:
683 write32(&cru_ptr->clksel_con[60],
684 SPI_CLK_REG_VALUE(2, src_clk_div));
685 break;
686 case 3:
687 write32(&pmucru_ptr->pmucru_clksel[1],
688 RK_CLRSETBITS(SPI3_PLL_SEL_MASK << SPI3_PLL_SEL_SHIFT |
689 SPI3_DIV_CON_MASK << SPI3_DIV_CON_SHIFT,
690 SPI3_PLL_SEL_PPLL << SPI3_PLL_SEL_SHIFT |
691 (src_clk_div - 1) << SPI3_DIV_CON_SHIFT));
692 break;
693 case 4:
694 write32(&cru_ptr->clksel_con[60],
695 SPI_CLK_REG_VALUE(4, src_clk_div));
696 break;
697 case 5:
698 write32(&cru_ptr->clksel_con[58],
699 SPI_CLK_REG_VALUE(5, src_clk_div));
700 break;
701 default:
702 printk(BIOS_ERR, "do not support this spi bus\n");
703 }
huang linc14b54d2016-03-02 18:38:40 +0800704}
huang lin4f173742016-03-02 18:46:24 +0800705
706#define I2C_CLK_REG_VALUE(bus, clk_div) \
707 RK_CLRSETBITS(I2C_DIV_CON_MASK << \
708 CLK_I2C ##bus## _DIV_CON_SHIFT | \
709 CLK_I2C_PLL_SEL_MASK << \
710 CLK_I2C ##bus## _PLL_SEL_SHIFT, \
711 (clk_div - 1) << \
712 CLK_I2C ##bus## _DIV_CON_SHIFT | \
713 CLK_I2C_PLL_SEL_GPLL << \
714 CLK_I2C ##bus## _PLL_SEL_SHIFT)
715#define PMU_I2C_CLK_REG_VALUE(bus, clk_div) \
716 RK_CLRSETBITS(I2C_DIV_CON_MASK << I2C ##bus## _DIV_CON_SHIFT, \
717 (clk_div - 1) << I2C ##bus## _DIV_CON_SHIFT)
718
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700719uint32_t rkclk_i2c_clock_for_bus(unsigned int bus)
huang lin4f173742016-03-02 18:46:24 +0800720{
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700721 int src_clk_div, pll, freq;
huang lin4f173742016-03-02 18:46:24 +0800722
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700723 /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll */
724 if (bus == 0 || bus == 4 || bus == 8) {
725 pll = PPLL_HZ;
726 freq = 338*MHz;
727 } else {
728 pll = GPLL_HZ;
729 freq = 198*MHz;
730 }
731 src_clk_div = pll / freq;
732 assert((src_clk_div - 1 <= 127) && (src_clk_div * freq == pll));
huang lin4f173742016-03-02 18:46:24 +0800733
734 switch (bus) {
735 case 0:
736 write32(&pmucru_ptr->pmucru_clksel[2],
737 PMU_I2C_CLK_REG_VALUE(0, src_clk_div));
738 break;
739 case 1:
740 write32(&cru_ptr->clksel_con[61],
741 I2C_CLK_REG_VALUE(1, src_clk_div));
742 break;
743 case 2:
744 write32(&cru_ptr->clksel_con[62],
745 I2C_CLK_REG_VALUE(2, src_clk_div));
746 break;
747 case 3:
748 write32(&cru_ptr->clksel_con[63],
749 I2C_CLK_REG_VALUE(3, src_clk_div));
750 break;
751 case 4:
752 write32(&pmucru_ptr->pmucru_clksel[3],
753 PMU_I2C_CLK_REG_VALUE(4, src_clk_div));
754 break;
755 case 5:
756 write32(&cru_ptr->clksel_con[61],
757 I2C_CLK_REG_VALUE(5, src_clk_div));
758 break;
759 case 6:
760 write32(&cru_ptr->clksel_con[62],
761 I2C_CLK_REG_VALUE(6, src_clk_div));
762 break;
763 case 7:
764 write32(&cru_ptr->clksel_con[63],
765 I2C_CLK_REG_VALUE(7, src_clk_div));
766 break;
767 case 8:
768 write32(&pmucru_ptr->pmucru_clksel[2],
769 PMU_I2C_CLK_REG_VALUE(8, src_clk_div));
770 break;
771 default:
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700772 die("unknown i2c bus\n");
huang lin4f173742016-03-02 18:46:24 +0800773 }
huang lin4f173742016-03-02 18:46:24 +0800774
775 return freq;
776}
Lin Huangbf48fbb2016-03-23 19:24:53 +0800777
Xing Zheng96fbc312016-05-19 11:39:20 +0800778static u32 clk_gcd(u32 a, u32 b)
779{
780 while (b != 0) {
781 int r = b;
782 b = a % b;
783 a = r;
784 }
785 return a;
786}
787
788void rkclk_configure_i2s(unsigned int hz)
789{
790 int n, d;
791 int v;
792
793 /**
Elyes HAOUAS809aeee2018-08-07 12:14:33 +0200794 * clk_i2s0_sel: divider output from fraction
Xing Zheng96fbc312016-05-19 11:39:20 +0800795 * clk_i2s0_pll_sel source clock: cpll
796 * clk_i2s0_div_con: 1 (div+1)
797 */
798 write32(&cru_ptr->clksel_con[28],
799 RK_CLRSETBITS(3 << 8 | 1 << 7 | 0x7f << 0,
800 1 << 8 | 0 << 7 | 0 << 0));
801
802 /* make sure and enable i2s0 path gates */
803 write32(&cru_ptr->clkgate_con[8],
804 RK_CLRBITS(1 << 12 | 1 << 5 | 1 << 4 | 1 << 3));
805
806 /* set frac divider */
807 v = clk_gcd(CPLL_HZ, hz);
808 n = (CPLL_HZ / v) & (0xffff);
809 d = (hz / v) & (0xffff);
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700810 assert(hz == (u64)CPLL_HZ * d / n);
Xing Zheng96fbc312016-05-19 11:39:20 +0800811 write32(&cru_ptr->clksel_con[96], d << 16 | n);
812
813 /**
814 * clk_i2sout_sel clk_i2s
815 * clk_i2s_ch_sel: clk_i2s0
816 */
817 write32(&cru_ptr->clksel_con[31],
818 RK_CLRSETBITS(1 << 2 | 3 << 0,
819 0 << 2 | 0 << 0));
820}
821
Lin Huangbf48fbb2016-03-23 19:24:53 +0800822void rkclk_configure_saradc(unsigned int hz)
823{
824 int src_clk_div;
825
826 /* saradc src clk from 24MHz */
827 src_clk_div = 24 * MHz / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700828 assert((src_clk_div - 1 <= 255) && (src_clk_div * hz == 24 * MHz));
Lin Huangbf48fbb2016-03-23 19:24:53 +0800829
830 write32(&cru_ptr->clksel_con[26],
831 RK_CLRSETBITS(CLK_SARADC_DIV_CON_MASK <<
832 CLK_SARADC_DIV_CON_SHIFT,
833 (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT));
834}
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800835
836void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
837{
838 u32 div;
839 void *reg_addr = vop_id ? &cru_ptr->clksel_con[48] :
840 &cru_ptr->clksel_con[47];
841
842 /* vop aclk source clk: cpll */
843 div = CPLL_HZ / aclk_hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700844 assert((div - 1 <= 31) && (div * aclk_hz == CPLL_HZ));
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800845
846 write32(reg_addr, RK_CLRSETBITS(
847 ACLK_VOP_PLL_SEL_MASK << ACLK_VOP_PLL_SEL_SHIFT |
848 ACLK_VOP_DIV_CON_MASK << ACLK_VOP_DIV_CON_SHIFT,
849 ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT |
850 (div - 1) << ACLK_VOP_DIV_CON_SHIFT));
851}
852
853int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
854{
855 struct pll_div vpll_config = {0};
856 void *reg_addr = vop_id ? &cru_ptr->clksel_con[50] :
857 &cru_ptr->clksel_con[49];
858
859 /* vop dclk source from vpll, and equals to vpll(means div == 1) */
860 if (pll_para_config(dclk_hz, &vpll_config))
861 return -1;
862
863 rkclk_set_pll(&cru_ptr->vpll_con[0], &vpll_config);
864
865 write32(reg_addr, RK_CLRSETBITS(
866 DCLK_VOP_DCLK_SEL_MASK << DCLK_VOP_DCLK_SEL_SHIFT |
867 DCLK_VOP_PLL_SEL_MASK << DCLK_VOP_PLL_SEL_SHIFT |
868 DCLK_VOP_DIV_CON_MASK << DCLK_VOP_DIV_CON_SHIFT,
869 DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT |
870 DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT |
871 (1 - 1) << DCLK_VOP_DIV_CON_SHIFT));
872
873 return 0;
874}
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800875
876void rkclk_configure_tsadc(unsigned int hz)
877{
878 int src_clk_div;
879
880 /* use 24M as src clock */
881 src_clk_div = OSC_HZ / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700882 assert((src_clk_div - 1 <= 1023) && (src_clk_div * hz == OSC_HZ));
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800883
884 write32(&cru_ptr->clksel_con[27], RK_CLRSETBITS(
885 CLK_TSADC_DIV_CON_MASK << CLK_TSADC_DIV_CON_SHIFT |
886 CLK_TSADC_SEL_MASK << CLK_TSADC_SEL_SHIFT,
887 src_clk_div << CLK_TSADC_DIV_CON_SHIFT |
888 CLK_TSADC_SEL_X24M << CLK_TSADC_SEL_SHIFT));
889}
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800890
891void rkclk_configure_emmc(void)
892{
893 int src_clk_div;
Ziyuan Xuc53cf642016-09-18 10:49:52 +0800894 int aclk_emmc = 148500*KHz;
895 int clk_emmc = 148500*KHz;
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800896
897 /* Select aclk_emmc source from GPLL */
898 src_clk_div = GPLL_HZ / aclk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700899 assert((src_clk_div - 1 <= 31) && (src_clk_div * aclk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800900
901 write32(&cru_ptr->clksel_con[21],
902 RK_CLRSETBITS(ACLK_EMMC_PLL_SEL_MASK <<
903 ACLK_EMMC_PLL_SEL_SHIFT |
904 ACLK_EMMC_DIV_CON_MASK << ACLK_EMMC_DIV_CON_SHIFT,
905 ACLK_EMMC_PLL_SEL_GPLL <<
906 ACLK_EMMC_PLL_SEL_SHIFT |
907 (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT));
908
909 /* Select clk_emmc source from GPLL too */
910 src_clk_div = GPLL_HZ / clk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700911 assert((src_clk_div - 1 <= 127) && (src_clk_div * clk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800912
913 write32(&cru_ptr->clksel_con[22],
914 RK_CLRSETBITS(CLK_EMMC_PLL_MASK << CLK_EMMC_PLL_SHIFT |
915 CLK_EMMC_DIV_CON_MASK << CLK_EMMC_DIV_CON_SHIFT,
916 CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
917 (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT));
918}
Julius Wernerb6bf1dd2016-08-24 19:38:05 -0700919
920int rkclk_was_watchdog_reset(void)
921{
922 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
923 return read32(&cru_ptr->glb_rst_st) & 0x30;
924}
Lin Huang4ecccff2017-01-18 09:44:34 +0800925
926void rkclk_configure_edp(unsigned int hz)
927{
928 int src_clk_div;
929
930 src_clk_div = CPLL_HZ / hz;
931 assert((src_clk_div - 1 <= 63) && (src_clk_div * hz == CPLL_HZ));
932
933 write32(&cru_ptr->clksel_con[44],
934 RK_CLRSETBITS(CLK_PCLK_EDP_PLL_SEL_MASK <<
935 CLK_PCLK_EDP_PLL_SEL_SHIFT |
936 CLK_PCLK_EDP_DIV_CON_MASK <<
937 CLK_PCLK_EDP_DIV_CON_SHIFT,
938 CLK_PCLK_EDP_PLL_SEL_CPLL <<
939 CLK_PCLK_EDP_PLL_SEL_SHIFT |
940 (src_clk_div - 1) <<
941 CLK_PCLK_EDP_DIV_CON_SHIFT));
942}
Nickey Yangfe122d42017-04-27 09:38:06 +0800943
944void rkclk_configure_mipi(void)
945{
946 /* Enable clk_mipidphy_ref and clk_mipidphy_cfg */
947 write32(&cru_ptr->clkgate_con[11],
948 RK_CLRBITS(1 << 14 | 1 << 15));
949 /* Enable pclk_mipi_dsi0 */
950 write32(&cru_ptr->clkgate_con[29],
951 RK_CLRBITS(1 << 1));
952}