blob: b318be021db27278033e1008c541ffa098f9e076 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Bruce Griffith27ed80b2014-08-15 11:46:25 -06002
Michał Żygowski2f399b72020-04-02 19:51:37 +02003#include <commonlib/helpers.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -06004#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
7#include <acpi/acpi_ivrs.h>
Michał Żygowski208318c2020-03-20 15:54:27 +01008#include <arch/ioapic.h>
Felix Held61dd31c2023-06-05 19:38:36 +02009#include <arch/vga.h>
Elyes HAOUAS146d0c22020-07-22 11:47:08 +020010#include <types.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060011#include <device/device.h>
12#include <device/pci.h>
13#include <device/pci_ids.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060014#include <string.h>
Michał Żygowski2f399b72020-04-02 19:51:37 +020015#include <stdlib.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060016#include <lib.h>
Michał Kopećdc35d2a2021-11-30 17:40:52 +010017#include <cpu/x86/mp.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060018#include <Porting.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060019#include <Topology.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020020#include <cpu/amd/msr.h>
21#include <cpu/amd/mtrr.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070022#include <acpi/acpigen.h>
Angel Ponsec5cf152020-11-10 20:42:07 +010023#include <northbridge/amd/nb_common.h>
Kyösti Mälkkied8d2772017-07-15 17:12:44 +030024#include <northbridge/amd/agesa/agesa_helper.h>
Michał Żygowski2f399b72020-04-02 19:51:37 +020025#include <southbridge/amd/pi/hudson/pci_devs.h>
Arthur Heymans44807ac2022-09-13 12:43:37 +020026#include <amdblocks/cpu.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060027
Michał Żygowski6ca5b472019-09-10 15:10:22 +020028#define PCIE_CAP_AER BIT(5)
29#define PCIE_CAP_ACS BIT(6)
Bruce Griffith27ed80b2014-08-15 11:46:25 -060030
Felix Held3eaa8502023-12-16 01:37:34 +010031static int get_dram_base_limit(resource_t *basek, resource_t *limitk)
Michał Żygowski88a0ce62021-05-05 09:52:59 +020032{
33 u32 temp;
34
Felix Held7a83ab72023-12-16 23:10:50 +010035 temp = pci_read_config32(DEV_PTR(ht_1), 0x40); //[39:24] at [31:16]
Michał Żygowski88a0ce62021-05-05 09:52:59 +020036 if (!(temp & 1))
37 return 0; // this memory range is not enabled
38 /*
39 * BKDG: {DramBase[39:24], 00_0000h} <= address[39:0] so shift left by 8 bits
40 * for physical address and the convert to KiB by shifting 10 bits left
41 */
42 *basek = ((temp & 0xffff0000)) >> (10 - 8);
43 /*
44 * BKDG address[39:0] <= {DramLimit[39:24], FF_FFFFh} converted as above but
45 * ORed with 0xffff to get real limit before shifting.
46 */
Felix Held7a83ab72023-12-16 23:10:50 +010047 temp = pci_read_config32(DEV_PTR(ht_1), 0x44); //[39:24] at [31:16]
Michał Żygowski88a0ce62021-05-05 09:52:59 +020048 *limitk = ((temp & 0xffff0000) | 0xffff) >> (10 - 8);
49 *limitk += 1; // round up last byte
50
51 return 1;
52}
53
Michał Żygowski58d6f962021-05-05 10:52:08 +020054static void add_fixed_resources(struct device *dev, int index)
55{
56 /* Reserve everything between A segment and 1MB:
57 *
58 * 0xa0000 - 0xbffff: legacy VGA
59 * 0xc0000 - 0xfffff: option ROMs and SeaBIOS (if used)
60 */
Felix Held61dd31c2023-06-05 19:38:36 +020061 mmio_resource_kb(dev, index++, VGA_MMIO_BASE >> 10, VGA_MMIO_SIZE >> 10);
Kyösti Mälkki27d62992022-05-24 20:25:58 +030062 reserved_ram_resource_kb(dev, index++, 0xc0000 >> 10, (0x100000 - 0xc0000) >> 10);
Michał Żygowski58d6f962021-05-05 10:52:08 +020063
Michał Żygowski58d6f962021-05-05 10:52:08 +020064 /* Check if CC6 save area is enabled (bit 18 CC6SaveEn) */
Felix Held7a83ab72023-12-16 23:10:50 +010065 if (pci_read_config32(DEV_PTR(ht_2), 0x118) & (1 << 18)) {
Michał Żygowski58d6f962021-05-05 10:52:08 +020066 /* Add CC6 DRAM UC resource residing at DRAM Limit of size 16MB as per BKDG */
67 resource_t basek, limitk;
Felix Held3eaa8502023-12-16 01:37:34 +010068 if (!get_dram_base_limit(&basek, &limitk))
Michał Żygowski58d6f962021-05-05 10:52:08 +020069 return;
Elyes Haouasf9b535e2022-07-16 09:47:42 +020070 mmio_resource_kb(dev, index++, limitk, 16 * 1024);
Michał Żygowski58d6f962021-05-05 10:52:08 +020071 }
72}
73
Michał Żygowskifb198c62021-05-09 13:54:09 +020074static void nb_read_resources(struct device *dev)
Bruce Griffith27ed80b2014-08-15 11:46:25 -060075{
Kyösti Mälkki5d490382015-05-27 07:58:22 +030076 /*
77 * This MMCONF resource must be reserved in the PCI domain.
78 * It is not honored by the coreboot resource allocator if it is in
79 * the CPU_CLUSTER.
80 */
Elyes HAOUAS400ce552018-10-12 10:54:30 +020081 mmconf_resource(dev, MMIO_CONF_BASE);
Michał Żygowski208318c2020-03-20 15:54:27 +010082
83 /* NB IOAPIC2 resource */
Felix Held8f0075c2023-08-09 19:28:39 +020084 mmio_range(dev, IO_APIC2_ADDR, IO_APIC2_ADDR, 0x1000);
Michał Żygowski58d6f962021-05-05 10:52:08 +020085
86 add_fixed_resources(dev, 0);
Bruce Griffith27ed80b2014-08-15 11:46:25 -060087}
88
Bruce Griffith27ed80b2014-08-15 11:46:25 -060089static void northbridge_init(struct device *dev)
90{
Kyösti Mälkkid1534e42023-04-09 10:01:58 +030091 register_new_ioapic((u8 *)IO_APIC2_ADDR);
Bruce Griffith27ed80b2014-08-15 11:46:25 -060092}
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +020093
Vladimir Serbinenko807127f2014-11-09 13:36:18 +010094static unsigned long acpi_fill_hest(acpi_hest_t *hest)
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +020095{
96 void *addr, *current;
97
98 /* Skip the HEST header. */
99 current = (void *)(hest + 1);
100
101 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
102 if (addr != NULL)
103 current += acpi_create_hest_error_source(hest, current, 0, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
104
105 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
106 if (addr != NULL)
107 current += acpi_create_hest_error_source(hest, current, 1, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
108
109 return (unsigned long)current;
110}
111
Arthur Heymansf9ee87f2023-06-07 15:29:02 +0200112static unsigned long acpi_fill_ivrs_ioapic(acpi_ivrs_t *ivrs, unsigned long current)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500113{
Michał Żygowski2f399b72020-04-02 19:51:37 +0200114 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
115 current = ALIGN_UP(current, 8);
116 ivrs_ivhd_special_t *ivhd_ioapic = (ivrs_ivhd_special_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500117
Michał Żygowski2f399b72020-04-02 19:51:37 +0200118 ivhd_ioapic->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
119 ivhd_ioapic->reserved = 0x0000;
120 ivhd_ioapic->dte_setting = IVHD_DTE_LINT_1_PASS | IVHD_DTE_LINT_0_PASS |
121 IVHD_DTE_SYS_MGT_NO_TRANS | IVHD_DTE_NMI_PASS |
122 IVHD_DTE_EXT_INT_PASS | IVHD_DTE_INIT_PASS;
Kyösti Mälkkid1534e42023-04-09 10:01:58 +0300123 ivhd_ioapic->handle = get_ioapic_id(VIO_APIC_VADDR);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200124 ivhd_ioapic->source_dev_id = PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC);
125 ivhd_ioapic->variety = IVHD_SPECIAL_DEV_IOAPIC;
126 current += sizeof(ivrs_ivhd_special_t);
127
128 ivhd_ioapic = (ivrs_ivhd_special_t *)current;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200129 ivhd_ioapic->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
130 ivhd_ioapic->reserved = 0x0000;
131 ivhd_ioapic->dte_setting = 0x00;
Kyösti Mälkkid1534e42023-04-09 10:01:58 +0300132 ivhd_ioapic->handle = get_ioapic_id((u8 *)IO_APIC2_ADDR);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200133 ivhd_ioapic->source_dev_id = PCI_DEVFN(0, 1);
134 ivhd_ioapic->variety = IVHD_SPECIAL_DEV_IOAPIC;
135 current += sizeof(ivrs_ivhd_special_t);
136
137 return current;
138}
139
140static unsigned long ivhd_describe_hpet(unsigned long current)
141{
142 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
143 current = ALIGN_UP(current, 8);
144 ivrs_ivhd_special_t *ivhd_hpet = (ivrs_ivhd_special_t *)current;
145
146 ivhd_hpet->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
147 ivhd_hpet->reserved = 0x0000;
148 ivhd_hpet->dte_setting = 0x00;
149 ivhd_hpet->handle = 0x00;
150 ivhd_hpet->source_dev_id = PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC);
151 ivhd_hpet->variety = IVHD_SPECIAL_DEV_HPET;
152 current += sizeof(ivrs_ivhd_special_t);
153
154 return current;
155}
156
157static unsigned long ivhd_dev_range(unsigned long current, uint16_t start_devid,
158 uint16_t end_devid, uint8_t setting)
159{
160 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
161 current = ALIGN_UP(current, 4);
162 ivrs_ivhd_generic_t *ivhd_range = (ivrs_ivhd_generic_t *)current;
163
164 /* Create the start range IVHD entry */
165 ivhd_range->type = IVHD_DEV_4_BYTE_START_RANGE;
166 ivhd_range->dev_id = start_devid;
167 ivhd_range->dte_setting = setting;
168 current += sizeof(ivrs_ivhd_generic_t);
169
170 /* Create the end range IVHD entry */
171 ivhd_range = (ivrs_ivhd_generic_t *)current;
172 ivhd_range->type = IVHD_DEV_4_BYTE_END_RANGE;
173 ivhd_range->dev_id = end_devid;
174 ivhd_range->dte_setting = setting;
175 current += sizeof(ivrs_ivhd_generic_t);
176
177 return current;
178}
179
180static unsigned long add_ivhd_dev_entry(struct device *parent, struct device *dev,
181 unsigned long *current, uint8_t type, uint8_t data)
182{
183 if (type == IVHD_DEV_4_BYTE_SELECT) {
184 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
185 *current = ALIGN_UP(*current, 4);
186 ivrs_ivhd_generic_t *ivhd_entry = (ivrs_ivhd_generic_t *)*current;
187
188 ivhd_entry->type = type;
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200189 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->upstream->secondary << 8);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200190 ivhd_entry->dte_setting = data;
191 *current += sizeof(ivrs_ivhd_generic_t);
192 } else if (type == IVHD_DEV_8_BYTE_ALIAS_SELECT) {
193 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
194 *current = ALIGN_UP(*current, 8);
195 ivrs_ivhd_alias_t *ivhd_entry = (ivrs_ivhd_alias_t *)*current;
196
197 ivhd_entry->type = type;
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200198 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->upstream->secondary << 8);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200199 ivhd_entry->dte_setting = data;
200 ivhd_entry->reserved1 = 0;
201 ivhd_entry->reserved2 = 0;
202 ivhd_entry->source_dev_id = parent->path.pci.devfn |
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200203 (parent->upstream->secondary << 8);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200204 *current += sizeof(ivrs_ivhd_alias_t);
205 }
206
207 return *current;
208}
209
210static void ivrs_add_device_or_bridge(struct device *parent, struct device *dev,
211 unsigned long *current, uint16_t *ivhd_length)
212{
213 unsigned int header_type, is_pcie;
214 unsigned long current_backup;
215
216 header_type = dev->hdr_type & 0x7f;
217 is_pcie = pci_find_capability(dev, PCI_CAP_ID_PCIE);
218
219 if (((header_type == PCI_HEADER_TYPE_NORMAL) ||
220 (header_type == PCI_HEADER_TYPE_BRIDGE)) && is_pcie) {
221 /* Device or Bridge is PCIe */
222 current_backup = *current;
223 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_4_BYTE_SELECT, 0x0);
224 *ivhd_length += (*current - current_backup);
225 } else if ((header_type == PCI_HEADER_TYPE_NORMAL) && !is_pcie) {
226 /* Device is legacy PCI or PCI-X */
227 current_backup = *current;
228 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_8_BYTE_ALIAS_SELECT, 0x0);
229 *ivhd_length += (*current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500230 }
231}
232
Michał Żygowski2f399b72020-04-02 19:51:37 +0200233static void add_ivhd_device_entries(struct device *parent, struct device *dev,
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500234 unsigned int depth, int linknum, int8_t *root_level,
Michał Żygowski2f399b72020-04-02 19:51:37 +0200235 unsigned long *current, uint16_t *ivhd_length)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500236{
237 struct device *sibling;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200238
239 if (!root_level) {
240 root_level = malloc(sizeof(int8_t));
241 *root_level = -1;
242 }
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500243
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500244 if (dev->path.type == DEVICE_PATH_PCI) {
245
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200246 if ((dev->upstream->secondary == 0x0) &&
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500247 (dev->path.pci.devfn == 0x0))
248 *root_level = depth;
249
250 if ((*root_level != -1) && (dev->enabled)) {
Michał Żygowski2f399b72020-04-02 19:51:37 +0200251 if (depth != *root_level)
252 ivrs_add_device_or_bridge(parent, dev, current, ivhd_length);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500253 }
254 }
255
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200256 if (dev->downstream) {
257 for (sibling = dev->downstream->children; sibling; sibling = sibling->sibling)
Michał Żygowski2f399b72020-04-02 19:51:37 +0200258 add_ivhd_device_entries(dev, sibling, depth + 1, depth, root_level,
259 current, ivhd_length);
Arthur Heymans80c79a52023-08-24 15:12:19 +0200260 }
Michał Żygowski2f399b72020-04-02 19:51:37 +0200261
262 free(root_level);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500263}
264
Michał Żygowski2f399b72020-04-02 19:51:37 +0200265#define IOMMU_MMIO32(x) (*((volatile uint32_t *)(x)))
266#define EFR_SUPPORT BIT(27)
267
268static unsigned long acpi_fill_ivrs11(unsigned long current, acpi_ivrs_t *ivrs_agesa)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500269{
Michał Żygowski2f399b72020-04-02 19:51:37 +0200270 acpi_ivrs_ivhd11_t *ivhd_11;
271 unsigned long current_backup;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500272
Michał Żygowski2f399b72020-04-02 19:51:37 +0200273 /*
274 * These devices should be already found by previous function.
275 * Do not perform NULL checks.
276 */
277 struct device *nb_dev = pcidev_on_root(0, 0);
278 struct device *iommu_dev = pcidev_on_root(0, 2);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500279
Michał Żygowski2f399b72020-04-02 19:51:37 +0200280 /*
281 * In order to utilize all features, firmware should expose type 11h
282 * IVHD which supersedes the type 10h.
283 */
284 memset((void *)current, 0, sizeof(acpi_ivrs_ivhd11_t));
285 ivhd_11 = (acpi_ivrs_ivhd11_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500286
Michał Żygowski2f399b72020-04-02 19:51:37 +0200287 /* Enable EFR */
288 ivhd_11->type = IVHD_BLOCK_TYPE_FULL__FIXED;
289 /* For type 11h bits 6 and 7 are reserved */
290 ivhd_11->flags = ivrs_agesa->ivhd.flags & 0x3f;
291 ivhd_11->length = sizeof(struct acpi_ivrs_ivhd_11);
292 /* BDF <bus>:00.2 */
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200293 ivhd_11->device_id = 0x02 | (nb_dev->upstream->secondary << 8);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200294 /* PCI Capability block 0x40 (type 0xf, "Secure device") */
295 ivhd_11->capability_offset = 0x40;
296 ivhd_11->iommu_base_low = ivrs_agesa->ivhd.iommu_base_low;
297 ivhd_11->iommu_base_high = ivrs_agesa->ivhd.iommu_base_high;
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200298 ivhd_11->pci_segment_group = nb_dev->upstream->segment_group;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200299 ivhd_11->iommu_info = ivrs_agesa->ivhd.iommu_info;
300 ivhd_11->iommu_attributes.perf_counters =
301 (IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x4000) >> 7) & 0xf;
302 ivhd_11->iommu_attributes.perf_counter_banks =
303 (IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x4000) >> 12) & 0x3f;
304 ivhd_11->iommu_attributes.msi_num_ppr =
305 (pci_read_config32(iommu_dev, ivhd_11->capability_offset + 0x10) >> 27) & 0x1f;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500306
Michał Żygowski2f399b72020-04-02 19:51:37 +0200307 if (pci_read_config32(iommu_dev, ivhd_11->capability_offset) & EFR_SUPPORT) {
308 ivhd_11->efr_reg_image_low = IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x30);
309 ivhd_11->efr_reg_image_high = IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x34);
310 }
311
312 current += sizeof(acpi_ivrs_ivhd11_t);
313
314 /* Now repeat all the device entries from type 10h */
315 current_backup = current;
316 current = ivhd_dev_range(current, PCI_DEVFN(1, 0), PCI_DEVFN(0x1f, 6), 0);
317 ivhd_11->length += (current - current_backup);
318 add_ivhd_device_entries(NULL, all_devices, 0, -1, NULL, &current, &ivhd_11->length);
319
320 /* Describe HPET */
321 current_backup = current;
322 current = ivhd_describe_hpet(current);
323 ivhd_11->length += (current - current_backup);
324
325 /* Describe IOAPICs */
326 current_backup = current;
327 current = acpi_fill_ivrs_ioapic(ivrs_agesa, current);
328 ivhd_11->length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500329
330 return current;
331}
332
333static unsigned long acpi_fill_ivrs(acpi_ivrs_t *ivrs, unsigned long current)
334{
Piotr Król063e1562018-07-22 20:52:26 +0200335 acpi_ivrs_t *ivrs_agesa;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200336 unsigned long current_backup;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500337
Michał Żygowski2f399b72020-04-02 19:51:37 +0200338 struct device *nb_dev = pcidev_on_root(0, 0);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500339 if (!nb_dev) {
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500340 printk(BIOS_WARNING, "%s: G-series northbridge device not present!\n", __func__);
341 printk(BIOS_WARNING, "%s: IVRS table not generated...\n", __func__);
342
343 return (unsigned long)ivrs;
344 }
345
Michał Żygowski2f399b72020-04-02 19:51:37 +0200346 struct device *iommu_dev = pcidev_on_root(0, 2);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500347
Michał Żygowski2f399b72020-04-02 19:51:37 +0200348 if (!iommu_dev) {
349 printk(BIOS_WARNING, "%s: IOMMU device not found\n", __func__);
350
351 return (unsigned long)ivrs;
352 }
353
Piotr Król063e1562018-07-22 20:52:26 +0200354 ivrs_agesa = agesawrapper_getlateinitptr(PICK_IVRS);
355 if (ivrs_agesa != NULL) {
Michał Żygowski2f399b72020-04-02 19:51:37 +0200356 ivrs->iv_info = ivrs_agesa->iv_info;
357 ivrs->ivhd.type = IVHD_BLOCK_TYPE_LEGACY__FIXED;
358 ivrs->ivhd.flags = ivrs_agesa->ivhd.flags;
Piotr Król063e1562018-07-22 20:52:26 +0200359 ivrs->ivhd.length = sizeof(struct acpi_ivrs_ivhd);
360 /* BDF <bus>:00.2 */
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200361 ivrs->ivhd.device_id = 0x02 | (nb_dev->upstream->secondary << 8);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200362 /* PCI Capability block 0x40 (type 0xf, "Secure device") */
Piotr Król063e1562018-07-22 20:52:26 +0200363 ivrs->ivhd.capability_offset = 0x40;
364 ivrs->ivhd.iommu_base_low = ivrs_agesa->ivhd.iommu_base_low;
365 ivrs->ivhd.iommu_base_high = ivrs_agesa->ivhd.iommu_base_high;
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200366 ivrs->ivhd.pci_segment_group = nb_dev->upstream->segment_group;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200367 ivrs->ivhd.iommu_info = ivrs_agesa->ivhd.iommu_info;
368 ivrs->ivhd.iommu_feature_info = ivrs_agesa->ivhd.iommu_feature_info;
369 /* Enable EFR if supported */
370 if (pci_read_config32(iommu_dev, ivrs->ivhd.capability_offset) & EFR_SUPPORT)
371 ivrs->iv_info |= IVINFO_EFR_SUPPORTED;
Piotr Król063e1562018-07-22 20:52:26 +0200372 } else {
373 printk(BIOS_WARNING, "%s: AGESA returned NULL IVRS\n", __func__);
374
375 return (unsigned long)ivrs;
376 }
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500377
Michał Żygowski2f399b72020-04-02 19:51:37 +0200378 /*
379 * Add all possible PCI devices on bus 0 that can generate transactions
380 * processed by IOMMU. Start with device 00:01.0 since IOMMU does not
381 * translate transactions generated by itself.
382 */
383 current_backup = current;
384 current = ivhd_dev_range(current, PCI_DEVFN(1, 0), PCI_DEVFN(0x1f, 6), 0);
385 ivrs->ivhd.length += (current - current_backup);
386 add_ivhd_device_entries(NULL, all_devices, 0, -1, NULL, &current, &ivrs->ivhd.length);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500387
Michał Żygowski2f399b72020-04-02 19:51:37 +0200388 /* Describe HPET */
389 current_backup = current;
390 current = ivhd_describe_hpet(current);
391 ivrs->ivhd.length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500392
393 /* Describe IOAPICs */
Michał Żygowski2f399b72020-04-02 19:51:37 +0200394 current_backup = current;
395 current = acpi_fill_ivrs_ioapic(ivrs_agesa, current);
396 ivrs->ivhd.length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500397
Michał Żygowski2f399b72020-04-02 19:51:37 +0200398 /* If EFR is not supported, IVHD type 11h is reserved */
399 if (!(ivrs->iv_info & IVINFO_EFR_SUPPORTED))
400 return current;
401
402 return acpi_fill_ivrs11(current, ivrs_agesa);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500403}
404
Furquan Shaikh7536a392020-04-24 21:59:21 -0700405static void northbridge_fill_ssdt_generator(const struct device *device)
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200406{
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200407 char pscope[] = "\\_SB.PCI0";
408
409 acpigen_write_scope(pscope);
Felix Helde3453782023-04-20 13:06:08 +0200410 acpigen_write_name_dword("TOM1", get_top_of_mem_below_4gb());
411
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200412 /*
413 * Since XP only implements parts of ACPI 2.0, we can't use a qword
414 * here.
415 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
416 * slide 22ff.
417 * Shift value right by 20 bit to make it fit into 32bit,
418 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
419 */
Felix Held27af3e62023-04-22 05:59:52 +0200420 acpigen_write_name_dword("TOM2", get_top_of_mem_above_4gb() >> 20);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200421 acpigen_pop_len();
422}
423
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700424static unsigned long agesa_write_acpi_tables(const struct device *device,
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200425 unsigned long current,
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200426 acpi_rsdp_t *rsdp)
427{
428 acpi_srat_t *srat;
429 acpi_slit_t *slit;
430 acpi_header_t *ssdt;
431 acpi_header_t *alib;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500432 acpi_ivrs_t *ivrs;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200433
434 /* HEST */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200435 current = ALIGN_UP(current, 8);
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100436 acpi_write_hest((void *)current, acpi_fill_hest);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200437 acpi_add_table(rsdp, (void *)current);
438 current += ((acpi_header_t *)current)->length;
439
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500440 /* IVRS */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200441 current = ALIGN_UP(current, 8);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500442 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200443 ivrs = (acpi_ivrs_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500444 acpi_create_ivrs(ivrs, acpi_fill_ivrs);
445 current += ivrs->header.length;
446 acpi_add_table(rsdp, ivrs);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200447
448 /* SRAT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200449 current = ALIGN_UP(current, 8);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200450 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200451 srat = (acpi_srat_t *)agesawrapper_getlateinitptr(PICK_SRAT);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200452 if (srat != NULL) {
453 memcpy((void *)current, srat, srat->header.length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200454 srat = (acpi_srat_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200455 current += srat->header.length;
456 acpi_add_table(rsdp, srat);
457 } else {
458 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
459 }
460
461 /* SLIT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200462 current = ALIGN_UP(current, 8);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200463 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200464 slit = (acpi_slit_t *)agesawrapper_getlateinitptr(PICK_SLIT);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200465 if (slit != NULL) {
466 memcpy((void *)current, slit, slit->header.length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200467 slit = (acpi_slit_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200468 current += slit->header.length;
469 acpi_add_table(rsdp, slit);
470 } else {
471 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
472 }
473
474 /* ALIB */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200475 current = ALIGN_UP(current, 16);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200476 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200477 alib = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_ALIB);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200478 if (alib != NULL) {
479 memcpy((void *)current, alib, alib->length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200480 alib = (acpi_header_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200481 current += alib->length;
482 acpi_add_table(rsdp, (void *)alib);
483 }
484 else {
485 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
486 }
487
488 /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */
489 /* SSDT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200490 current = ALIGN_UP(current, 16);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200491 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200492 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_PSTATE);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200493 if (ssdt != NULL) {
494 memcpy((void *)current, ssdt, ssdt->length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200495 ssdt = (acpi_header_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200496 current += ssdt->length;
497 }
498 else {
499 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
500 }
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200501 acpi_add_table(rsdp, ssdt);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200502
503 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
504 return current;
505}
506
Felix Held7b9c6472023-11-16 16:06:49 +0100507struct device_operations amd_pi_northbridge_ops = {
Michał Żygowskifb198c62021-05-09 13:54:09 +0200508 .read_resources = nb_read_resources,
Felix Heldb986e212023-12-16 00:58:09 +0100509 .set_resources = pci_dev_set_resources,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600510 .enable_resources = pci_dev_enable_resources,
511 .init = northbridge_init,
Michał Żygowskifb198c62021-05-09 13:54:09 +0200512 .ops_pci = &pci_dev_ops_pci,
Nico Huber68680dd2020-03-31 17:34:52 +0200513 .acpi_fill_ssdt = northbridge_fill_ssdt_generator,
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200514 .write_acpi_tables = agesa_write_acpi_tables,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600515};
516
Dave Frodin891f71a2015-01-19 15:58:24 -0700517static void fam16_finalize(void *chip_info)
518{
Kyösti Mälkki90ac7362018-05-20 20:59:52 +0300519 struct device *dev;
Kyösti Mälkki33ff44c2018-05-22 01:15:22 +0300520 dev = pcidev_on_root(0, 0); /* clear IoapicSbFeatureEn */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100521
Dave Frodin891f71a2015-01-19 15:58:24 -0700522 pci_write_config32(dev, 0xF8, 0);
523 pci_write_config32(dev, 0xFC, 5); /* TODO: move it to dsdt.asl */
524
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200525 /*
526 * Currently it is impossible to enable ACS with AGESA by setting the
527 * correct bit for AmdInitMid phase. AGESA code path does not call the
528 * right function that enables these functionalities. Disabled ACS
529 * result in multiple PCIe devices to be assigned to the same IOMMU
530 * group. Without IOMMU group separation the devices cannot be passed
531 * through independently.
532 */
533
534 /* Select GPP link core IO Link Strap Control register 0xB0 */
535 pci_write_config32(dev, 0xE0, 0x014000B0);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200536
537 /* Enable AER (bit 5) and ACS (bit 6 undocumented) */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100538 pci_or_config32(dev, 0xE4, PCIE_CAP_AER | PCIE_CAP_ACS);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200539
540 /* Select GPP link core Wrapper register 0x00 (undocumented) */
541 pci_write_config32(dev, 0xE0, 0x01300000);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200542
543 /*
544 * Enable ACS capabilities straps including sub-items. From lspci it
545 * looks like these bits enable: Source Validation and Translation
546 * Blocking
547 */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100548 pci_or_config32(dev, 0xE4, (BIT(24) | BIT(25) | BIT(26)));
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200549
Dave Frodin891f71a2015-01-19 15:58:24 -0700550 /* disable No Snoop */
Kyösti Mälkki33ff44c2018-05-22 01:15:22 +0300551 dev = pcidev_on_root(1, 1);
Kyösti Mälkki69f6fd42019-01-21 14:19:01 +0200552 if (dev != NULL) {
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100553 pci_and_config32(dev, 0x60, ~(1 << 11));
Kyösti Mälkki69f6fd42019-01-21 14:19:01 +0200554 }
Dave Frodin891f71a2015-01-19 15:58:24 -0700555}
556
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600557struct hw_mem_hole_info {
Subrata Banikb1434fc2019-03-15 22:20:41 +0530558 unsigned int hole_startk;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600559 int node_id;
560};
561static struct hw_mem_hole_info get_hw_mem_hole_info(void)
562{
563 struct hw_mem_hole_info mem_hole;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600564 mem_hole.node_id = -1;
Felix Helda8807202023-11-16 21:29:33 +0100565
566 resource_t basek, limitk;
Felix Held3eaa8502023-12-16 01:37:34 +0100567 if (get_dram_base_limit(&basek, &limitk)) { // memory on this node
Felix Held7a83ab72023-12-16 23:10:50 +0100568 u32 hole = pci_read_config32(DEV_PTR(ht_1), 0xf0);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600569 if (hole & 2) { // we find the hole
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200570 mem_hole.hole_startk = (hole & (0xff << 24)) >> 10;
Felix Helda8807202023-11-16 21:29:33 +0100571 mem_hole.node_id = 0; // record the node No with hole
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600572 }
573 }
574 return mem_hole;
575}
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600576
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200577static void domain_read_resources(struct device *dev)
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600578{
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600579 unsigned long mmio_basek;
Felix Helddcbb1e82023-12-17 18:20:01 +0100580 unsigned long idx = 0;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600581 struct hw_mem_hole_info mem_hole;
Felix Held3f234f82023-12-17 18:38:08 +0100582 resource_t basek = 0;
583 resource_t limitk = 0;
584 resource_t sizek;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600585
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200586 pci_domain_read_resources(dev);
587
Michał Żygowski58d6f962021-05-05 10:52:08 +0200588 /* TOP_MEM MSR is our boundary between DRAM and MMIO under 4G */
Felix Held5e9afe72023-04-20 12:55:55 +0200589 mmio_basek = get_top_of_mem_below_4gb() >> 10;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600590
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600591 /* if the hw mem hole is already set in raminit stage, here we will compare
592 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
593 * use hole_basek as mmio_basek and we don't need to reset hole.
594 * otherwise We reset the hole to the mmio_basek
595 */
596
597 mem_hole = get_hw_mem_hole_info();
598
599 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
600 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
601 mmio_basek = mem_hole.hole_startk;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600602 }
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600603
Felix Held3f234f82023-12-17 18:38:08 +0100604 get_dram_base_limit(&basek, &limitk);
605 sizek = limitk - basek;
606
607 printk(BIOS_DEBUG, "basek=%08llx, limitk=%08llx, sizek=%08llx,\n",
608 basek, limitk, sizek);
609
610 /* See if we need a hole from 0xa0000 (640K) to 0xfffff (1024K) */
611 if (basek < 640 && sizek > 1024) {
612 ram_resource_kb(dev, idx++, basek, 640 - basek);
613 basek = 1024;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600614 sizek = limitk - basek;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600615 }
616
Felix Held3f234f82023-12-17 18:38:08 +0100617 printk(BIOS_DEBUG, "basek=%08llx, limitk=%08llx, sizek=%08llx,\n",
618 basek, limitk, sizek);
619
620 /* split the region to accommodate pci memory space */
621 if ((basek < 4 * 1024 * 1024) && (limitk > mmio_basek)) {
622 if (basek <= mmio_basek) {
623 unsigned int pre_sizek;
624 pre_sizek = mmio_basek - basek;
625 if (pre_sizek > 0) {
626 ram_resource_kb(dev, idx++, basek, pre_sizek);
627 sizek -= pre_sizek;
628 }
629 basek = mmio_basek;
630 }
631 if ((basek + sizek) <= 4 * 1024 * 1024) {
632 sizek = 0;
633 } else {
634 uint64_t topmem2 = get_top_of_mem_above_4gb();
635 basek = 4 * 1024 * 1024;
636 sizek = topmem2 / 1024 - basek;
637 }
638 }
639
640 ram_resource_kb(dev, idx++, basek, sizek);
641 printk(BIOS_DEBUG, "mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
642 mmio_basek, basek, limitk);
643
Felix Helddcbb1e82023-12-17 18:20:01 +0100644 add_uma_resource_below_tolm(dev, idx++);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600645}
646
Aaron Durbinaa090cb2017-09-13 16:01:52 -0600647static const char *domain_acpi_name(const struct device *dev)
Philipp Deppenwiese30670122017-03-01 02:24:33 +0100648{
649 if (dev->path.type == DEVICE_PATH_DOMAIN)
650 return "PCI0";
651
652 return NULL;
653}
654
Felix Held8ccd3142023-11-16 00:58:30 +0100655struct device_operations amd_fam16_mod30_pci_domain_ops = {
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600656 .read_resources = domain_read_resources,
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200657 .set_resources = pci_domain_set_resources,
Arthur Heymans0b0113f2023-08-31 17:09:28 +0200658 .scan_bus = pci_host_bridge_scan_bus,
Philipp Deppenwiese30670122017-03-01 02:24:33 +0100659 .acpi_name = domain_acpi_name,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600660};
661
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100662void mp_init_cpus(struct bus *cpu_bus)
663{
Arthur Heymans4fcaccf2022-06-02 13:17:37 +0200664 extern const struct mp_ops amd_mp_ops_no_smm;
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100665 /* TODO: Handle mp_init_with_smm failure? */
Arthur Heymans4fcaccf2022-06-02 13:17:37 +0200666 mp_init_with_smm(cpu_bus, &amd_mp_ops_no_smm);
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100667
668 /* The flash is now no longer cacheable. Reset to WP for performance. */
669 mtrr_use_temp_range(OPTIMAL_CACHE_ROM_BASE, OPTIMAL_CACHE_ROM_SIZE,
670 MTRR_TYPE_WRPROT);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600671}
672
Felix Heldc391bff2023-02-16 19:38:49 +0100673void generate_cpu_entries(const struct device *device)
674{
675 int cpu;
676 const int cores = get_cpu_count();
677
678 printk(BIOS_DEBUG, "ACPI \\_SB report %d core(s)\n", cores);
679
680 /* Generate \_SB.Pxxx */
681 for (cpu = 0; cpu < cores; cpu++) {
682 acpigen_write_processor_device(cpu);
683 acpigen_write_processor_device_end();
684 }
685}
686
Felix Held8ccd3142023-11-16 00:58:30 +0100687struct device_operations amd_fam16_mod30_cpu_bus_ops = {
Felix Heldc391bff2023-02-16 19:38:49 +0100688 .read_resources = noop_read_resources,
689 .set_resources = noop_set_resources,
690 .init = mp_cpu_bus_init,
691 .acpi_fill_ssdt = generate_cpu_entries,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600692};
693
Felix Held1952d132023-11-16 00:54:30 +0100694struct chip_operations northbridge_amd_pi_00730F01_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +0900695 .name = "AMD FAM16 Root Complex",
Felix Held1952d132023-11-16 00:54:30 +0100696 .final = fam16_finalize,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600697};
698
699/*********************************************************************
700 * Change the vendor / device IDs to match the generic VBIOS header. *
701 *********************************************************************/
702u32 map_oprom_vendev(u32 vendev)
703{
704 u32 new_vendev;
705 new_vendev =
706 ((0x10029850 <= vendev) && (vendev <= 0x1002986F)) ? 0x10029850 : vendev;
707
708 if (vendev != new_vendev)
709 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n", vendev, new_vendev);
710
711 return new_vendev;
712}