blob: 52cdbe5e296d842309494f4400d586d6b87ce647 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Bruce Griffith27ed80b2014-08-15 11:46:25 -06002
Michał Żygowski2f399b72020-04-02 19:51:37 +02003#include <commonlib/helpers.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -06004#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
7#include <acpi/acpi_ivrs.h>
Michał Żygowski208318c2020-03-20 15:54:27 +01008#include <arch/ioapic.h>
Felix Held61dd31c2023-06-05 19:38:36 +02009#include <arch/vga.h>
Elyes HAOUAS146d0c22020-07-22 11:47:08 +020010#include <types.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060011#include <device/device.h>
12#include <device/pci.h>
13#include <device/pci_ids.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060014#include <string.h>
Michał Żygowski2f399b72020-04-02 19:51:37 +020015#include <stdlib.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060016#include <lib.h>
Michał Kopećdc35d2a2021-11-30 17:40:52 +010017#include <cpu/x86/mp.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060018#include <Porting.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060019#include <Topology.h>
Elyes HAOUAS400ce552018-10-12 10:54:30 +020020#include <cpu/amd/msr.h>
21#include <cpu/amd/mtrr.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070022#include <acpi/acpigen.h>
Angel Ponsec5cf152020-11-10 20:42:07 +010023#include <northbridge/amd/nb_common.h>
Kyösti Mälkkied8d2772017-07-15 17:12:44 +030024#include <northbridge/amd/agesa/agesa_helper.h>
Michał Żygowski2f399b72020-04-02 19:51:37 +020025#include <southbridge/amd/pi/hudson/pci_devs.h>
Arthur Heymans44807ac2022-09-13 12:43:37 +020026#include <amdblocks/cpu.h>
Bruce Griffith27ed80b2014-08-15 11:46:25 -060027
Michał Żygowski6ca5b472019-09-10 15:10:22 +020028#define PCIE_CAP_AER BIT(5)
29#define PCIE_CAP_ACS BIT(6)
Bruce Griffith27ed80b2014-08-15 11:46:25 -060030
Kyösti Mälkki90ac7362018-05-20 20:59:52 +030031static struct device *get_node_pci(u32 nodeid, u32 fn)
Bruce Griffith27ed80b2014-08-15 11:46:25 -060032{
Kyösti Mälkkibbd23772019-01-10 05:41:23 +020033 return pcidev_on_root(DEV_CDB + nodeid, fn);
Bruce Griffith27ed80b2014-08-15 11:46:25 -060034}
35
Felix Held3eaa8502023-12-16 01:37:34 +010036static int get_dram_base_limit(resource_t *basek, resource_t *limitk)
Michał Żygowski88a0ce62021-05-05 09:52:59 +020037{
38 u32 temp;
39
Felix Held3eaa8502023-12-16 01:37:34 +010040 temp = pci_read_config32(get_node_pci(0, 1), 0x40); //[39:24] at [31:16]
Michał Żygowski88a0ce62021-05-05 09:52:59 +020041 if (!(temp & 1))
42 return 0; // this memory range is not enabled
43 /*
44 * BKDG: {DramBase[39:24], 00_0000h} <= address[39:0] so shift left by 8 bits
45 * for physical address and the convert to KiB by shifting 10 bits left
46 */
47 *basek = ((temp & 0xffff0000)) >> (10 - 8);
48 /*
49 * BKDG address[39:0] <= {DramLimit[39:24], FF_FFFFh} converted as above but
50 * ORed with 0xffff to get real limit before shifting.
51 */
Felix Held3eaa8502023-12-16 01:37:34 +010052 temp = pci_read_config32(get_node_pci(0, 1), 0x44); //[39:24] at [31:16]
Michał Żygowski88a0ce62021-05-05 09:52:59 +020053 *limitk = ((temp & 0xffff0000) | 0xffff) >> (10 - 8);
54 *limitk += 1; // round up last byte
55
56 return 1;
57}
58
Michał Żygowski58d6f962021-05-05 10:52:08 +020059static void add_fixed_resources(struct device *dev, int index)
60{
61 /* Reserve everything between A segment and 1MB:
62 *
63 * 0xa0000 - 0xbffff: legacy VGA
64 * 0xc0000 - 0xfffff: option ROMs and SeaBIOS (if used)
65 */
Felix Held61dd31c2023-06-05 19:38:36 +020066 mmio_resource_kb(dev, index++, VGA_MMIO_BASE >> 10, VGA_MMIO_SIZE >> 10);
Kyösti Mälkki27d62992022-05-24 20:25:58 +030067 reserved_ram_resource_kb(dev, index++, 0xc0000 >> 10, (0x100000 - 0xc0000) >> 10);
Michał Żygowski58d6f962021-05-05 10:52:08 +020068
Michał Żygowski58d6f962021-05-05 10:52:08 +020069 /* Check if CC6 save area is enabled (bit 18 CC6SaveEn) */
Felix Held606e5632023-11-16 18:34:33 +010070 if (pci_read_config32(get_node_pci(0, 2), 0x118) & (1 << 18)) {
Michał Żygowski58d6f962021-05-05 10:52:08 +020071 /* Add CC6 DRAM UC resource residing at DRAM Limit of size 16MB as per BKDG */
72 resource_t basek, limitk;
Felix Held3eaa8502023-12-16 01:37:34 +010073 if (!get_dram_base_limit(&basek, &limitk))
Michał Żygowski58d6f962021-05-05 10:52:08 +020074 return;
Elyes Haouasf9b535e2022-07-16 09:47:42 +020075 mmio_resource_kb(dev, index++, limitk, 16 * 1024);
Michał Żygowski58d6f962021-05-05 10:52:08 +020076 }
77}
78
Michał Żygowskifb198c62021-05-09 13:54:09 +020079static void nb_read_resources(struct device *dev)
Bruce Griffith27ed80b2014-08-15 11:46:25 -060080{
Kyösti Mälkki5d490382015-05-27 07:58:22 +030081 /*
82 * This MMCONF resource must be reserved in the PCI domain.
83 * It is not honored by the coreboot resource allocator if it is in
84 * the CPU_CLUSTER.
85 */
Elyes HAOUAS400ce552018-10-12 10:54:30 +020086 mmconf_resource(dev, MMIO_CONF_BASE);
Michał Żygowski208318c2020-03-20 15:54:27 +010087
88 /* NB IOAPIC2 resource */
Felix Held8f0075c2023-08-09 19:28:39 +020089 mmio_range(dev, IO_APIC2_ADDR, IO_APIC2_ADDR, 0x1000);
Michał Żygowski58d6f962021-05-05 10:52:08 +020090
91 add_fixed_resources(dev, 0);
Bruce Griffith27ed80b2014-08-15 11:46:25 -060092}
93
Bruce Griffith27ed80b2014-08-15 11:46:25 -060094static void northbridge_init(struct device *dev)
95{
Kyösti Mälkkid1534e42023-04-09 10:01:58 +030096 register_new_ioapic((u8 *)IO_APIC2_ADDR);
Bruce Griffith27ed80b2014-08-15 11:46:25 -060097}
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +020098
Vladimir Serbinenko807127f2014-11-09 13:36:18 +010099static unsigned long acpi_fill_hest(acpi_hest_t *hest)
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200100{
101 void *addr, *current;
102
103 /* Skip the HEST header. */
104 current = (void *)(hest + 1);
105
106 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
107 if (addr != NULL)
108 current += acpi_create_hest_error_source(hest, current, 0, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
109
110 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
111 if (addr != NULL)
112 current += acpi_create_hest_error_source(hest, current, 1, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
113
114 return (unsigned long)current;
115}
116
Arthur Heymansf9ee87f2023-06-07 15:29:02 +0200117static unsigned long acpi_fill_ivrs_ioapic(acpi_ivrs_t *ivrs, unsigned long current)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500118{
Michał Żygowski2f399b72020-04-02 19:51:37 +0200119 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
120 current = ALIGN_UP(current, 8);
121 ivrs_ivhd_special_t *ivhd_ioapic = (ivrs_ivhd_special_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500122
Michał Żygowski2f399b72020-04-02 19:51:37 +0200123 ivhd_ioapic->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
124 ivhd_ioapic->reserved = 0x0000;
125 ivhd_ioapic->dte_setting = IVHD_DTE_LINT_1_PASS | IVHD_DTE_LINT_0_PASS |
126 IVHD_DTE_SYS_MGT_NO_TRANS | IVHD_DTE_NMI_PASS |
127 IVHD_DTE_EXT_INT_PASS | IVHD_DTE_INIT_PASS;
Kyösti Mälkkid1534e42023-04-09 10:01:58 +0300128 ivhd_ioapic->handle = get_ioapic_id(VIO_APIC_VADDR);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200129 ivhd_ioapic->source_dev_id = PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC);
130 ivhd_ioapic->variety = IVHD_SPECIAL_DEV_IOAPIC;
131 current += sizeof(ivrs_ivhd_special_t);
132
133 ivhd_ioapic = (ivrs_ivhd_special_t *)current;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200134 ivhd_ioapic->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
135 ivhd_ioapic->reserved = 0x0000;
136 ivhd_ioapic->dte_setting = 0x00;
Kyösti Mälkkid1534e42023-04-09 10:01:58 +0300137 ivhd_ioapic->handle = get_ioapic_id((u8 *)IO_APIC2_ADDR);
Michał Żygowski2f399b72020-04-02 19:51:37 +0200138 ivhd_ioapic->source_dev_id = PCI_DEVFN(0, 1);
139 ivhd_ioapic->variety = IVHD_SPECIAL_DEV_IOAPIC;
140 current += sizeof(ivrs_ivhd_special_t);
141
142 return current;
143}
144
145static unsigned long ivhd_describe_hpet(unsigned long current)
146{
147 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
148 current = ALIGN_UP(current, 8);
149 ivrs_ivhd_special_t *ivhd_hpet = (ivrs_ivhd_special_t *)current;
150
151 ivhd_hpet->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
152 ivhd_hpet->reserved = 0x0000;
153 ivhd_hpet->dte_setting = 0x00;
154 ivhd_hpet->handle = 0x00;
155 ivhd_hpet->source_dev_id = PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC);
156 ivhd_hpet->variety = IVHD_SPECIAL_DEV_HPET;
157 current += sizeof(ivrs_ivhd_special_t);
158
159 return current;
160}
161
162static unsigned long ivhd_dev_range(unsigned long current, uint16_t start_devid,
163 uint16_t end_devid, uint8_t setting)
164{
165 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
166 current = ALIGN_UP(current, 4);
167 ivrs_ivhd_generic_t *ivhd_range = (ivrs_ivhd_generic_t *)current;
168
169 /* Create the start range IVHD entry */
170 ivhd_range->type = IVHD_DEV_4_BYTE_START_RANGE;
171 ivhd_range->dev_id = start_devid;
172 ivhd_range->dte_setting = setting;
173 current += sizeof(ivrs_ivhd_generic_t);
174
175 /* Create the end range IVHD entry */
176 ivhd_range = (ivrs_ivhd_generic_t *)current;
177 ivhd_range->type = IVHD_DEV_4_BYTE_END_RANGE;
178 ivhd_range->dev_id = end_devid;
179 ivhd_range->dte_setting = setting;
180 current += sizeof(ivrs_ivhd_generic_t);
181
182 return current;
183}
184
185static unsigned long add_ivhd_dev_entry(struct device *parent, struct device *dev,
186 unsigned long *current, uint8_t type, uint8_t data)
187{
188 if (type == IVHD_DEV_4_BYTE_SELECT) {
189 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
190 *current = ALIGN_UP(*current, 4);
191 ivrs_ivhd_generic_t *ivhd_entry = (ivrs_ivhd_generic_t *)*current;
192
193 ivhd_entry->type = type;
194 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->bus->secondary << 8);
195 ivhd_entry->dte_setting = data;
196 *current += sizeof(ivrs_ivhd_generic_t);
197 } else if (type == IVHD_DEV_8_BYTE_ALIAS_SELECT) {
198 /* 8-byte IVHD structures must be aligned to the 8-byte boundary. */
199 *current = ALIGN_UP(*current, 8);
200 ivrs_ivhd_alias_t *ivhd_entry = (ivrs_ivhd_alias_t *)*current;
201
202 ivhd_entry->type = type;
203 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->bus->secondary << 8);
204 ivhd_entry->dte_setting = data;
205 ivhd_entry->reserved1 = 0;
206 ivhd_entry->reserved2 = 0;
207 ivhd_entry->source_dev_id = parent->path.pci.devfn |
208 (parent->bus->secondary << 8);
209 *current += sizeof(ivrs_ivhd_alias_t);
210 }
211
212 return *current;
213}
214
215static void ivrs_add_device_or_bridge(struct device *parent, struct device *dev,
216 unsigned long *current, uint16_t *ivhd_length)
217{
218 unsigned int header_type, is_pcie;
219 unsigned long current_backup;
220
221 header_type = dev->hdr_type & 0x7f;
222 is_pcie = pci_find_capability(dev, PCI_CAP_ID_PCIE);
223
224 if (((header_type == PCI_HEADER_TYPE_NORMAL) ||
225 (header_type == PCI_HEADER_TYPE_BRIDGE)) && is_pcie) {
226 /* Device or Bridge is PCIe */
227 current_backup = *current;
228 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_4_BYTE_SELECT, 0x0);
229 *ivhd_length += (*current - current_backup);
230 } else if ((header_type == PCI_HEADER_TYPE_NORMAL) && !is_pcie) {
231 /* Device is legacy PCI or PCI-X */
232 current_backup = *current;
233 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_8_BYTE_ALIAS_SELECT, 0x0);
234 *ivhd_length += (*current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500235 }
236}
237
Michał Żygowski2f399b72020-04-02 19:51:37 +0200238static void add_ivhd_device_entries(struct device *parent, struct device *dev,
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500239 unsigned int depth, int linknum, int8_t *root_level,
Michał Żygowski2f399b72020-04-02 19:51:37 +0200240 unsigned long *current, uint16_t *ivhd_length)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500241{
242 struct device *sibling;
243 struct bus *link;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200244
245 if (!root_level) {
246 root_level = malloc(sizeof(int8_t));
247 *root_level = -1;
248 }
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500249
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500250 if (dev->path.type == DEVICE_PATH_PCI) {
251
252 if ((dev->bus->secondary == 0x0) &&
253 (dev->path.pci.devfn == 0x0))
254 *root_level = depth;
255
256 if ((*root_level != -1) && (dev->enabled)) {
Michał Żygowski2f399b72020-04-02 19:51:37 +0200257 if (depth != *root_level)
258 ivrs_add_device_or_bridge(parent, dev, current, ivhd_length);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500259 }
260 }
261
262 for (link = dev->link_list; link; link = link->next)
263 for (sibling = link->children; sibling; sibling =
264 sibling->sibling)
Michał Żygowski2f399b72020-04-02 19:51:37 +0200265 add_ivhd_device_entries(dev, sibling, depth + 1, depth, root_level,
266 current, ivhd_length);
267
268 free(root_level);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500269}
270
Michał Żygowski2f399b72020-04-02 19:51:37 +0200271#define IOMMU_MMIO32(x) (*((volatile uint32_t *)(x)))
272#define EFR_SUPPORT BIT(27)
273
274static unsigned long acpi_fill_ivrs11(unsigned long current, acpi_ivrs_t *ivrs_agesa)
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500275{
Michał Żygowski2f399b72020-04-02 19:51:37 +0200276 acpi_ivrs_ivhd11_t *ivhd_11;
277 unsigned long current_backup;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500278
Michał Żygowski2f399b72020-04-02 19:51:37 +0200279 /*
280 * These devices should be already found by previous function.
281 * Do not perform NULL checks.
282 */
283 struct device *nb_dev = pcidev_on_root(0, 0);
284 struct device *iommu_dev = pcidev_on_root(0, 2);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500285
Michał Żygowski2f399b72020-04-02 19:51:37 +0200286 /*
287 * In order to utilize all features, firmware should expose type 11h
288 * IVHD which supersedes the type 10h.
289 */
290 memset((void *)current, 0, sizeof(acpi_ivrs_ivhd11_t));
291 ivhd_11 = (acpi_ivrs_ivhd11_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500292
Michał Żygowski2f399b72020-04-02 19:51:37 +0200293 /* Enable EFR */
294 ivhd_11->type = IVHD_BLOCK_TYPE_FULL__FIXED;
295 /* For type 11h bits 6 and 7 are reserved */
296 ivhd_11->flags = ivrs_agesa->ivhd.flags & 0x3f;
297 ivhd_11->length = sizeof(struct acpi_ivrs_ivhd_11);
298 /* BDF <bus>:00.2 */
299 ivhd_11->device_id = 0x02 | (nb_dev->bus->secondary << 8);
300 /* PCI Capability block 0x40 (type 0xf, "Secure device") */
301 ivhd_11->capability_offset = 0x40;
302 ivhd_11->iommu_base_low = ivrs_agesa->ivhd.iommu_base_low;
303 ivhd_11->iommu_base_high = ivrs_agesa->ivhd.iommu_base_high;
304 ivhd_11->pci_segment_group = 0x0000;
305 ivhd_11->iommu_info = ivrs_agesa->ivhd.iommu_info;
306 ivhd_11->iommu_attributes.perf_counters =
307 (IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x4000) >> 7) & 0xf;
308 ivhd_11->iommu_attributes.perf_counter_banks =
309 (IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x4000) >> 12) & 0x3f;
310 ivhd_11->iommu_attributes.msi_num_ppr =
311 (pci_read_config32(iommu_dev, ivhd_11->capability_offset + 0x10) >> 27) & 0x1f;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500312
Michał Żygowski2f399b72020-04-02 19:51:37 +0200313 if (pci_read_config32(iommu_dev, ivhd_11->capability_offset) & EFR_SUPPORT) {
314 ivhd_11->efr_reg_image_low = IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x30);
315 ivhd_11->efr_reg_image_high = IOMMU_MMIO32(ivhd_11->iommu_base_low + 0x34);
316 }
317
318 current += sizeof(acpi_ivrs_ivhd11_t);
319
320 /* Now repeat all the device entries from type 10h */
321 current_backup = current;
322 current = ivhd_dev_range(current, PCI_DEVFN(1, 0), PCI_DEVFN(0x1f, 6), 0);
323 ivhd_11->length += (current - current_backup);
324 add_ivhd_device_entries(NULL, all_devices, 0, -1, NULL, &current, &ivhd_11->length);
325
326 /* Describe HPET */
327 current_backup = current;
328 current = ivhd_describe_hpet(current);
329 ivhd_11->length += (current - current_backup);
330
331 /* Describe IOAPICs */
332 current_backup = current;
333 current = acpi_fill_ivrs_ioapic(ivrs_agesa, current);
334 ivhd_11->length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500335
336 return current;
337}
338
339static unsigned long acpi_fill_ivrs(acpi_ivrs_t *ivrs, unsigned long current)
340{
Piotr Król063e1562018-07-22 20:52:26 +0200341 acpi_ivrs_t *ivrs_agesa;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200342 unsigned long current_backup;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500343
Michał Żygowski2f399b72020-04-02 19:51:37 +0200344 struct device *nb_dev = pcidev_on_root(0, 0);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500345 if (!nb_dev) {
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500346 printk(BIOS_WARNING, "%s: G-series northbridge device not present!\n", __func__);
347 printk(BIOS_WARNING, "%s: IVRS table not generated...\n", __func__);
348
349 return (unsigned long)ivrs;
350 }
351
Michał Żygowski2f399b72020-04-02 19:51:37 +0200352 struct device *iommu_dev = pcidev_on_root(0, 2);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500353
Michał Żygowski2f399b72020-04-02 19:51:37 +0200354 if (!iommu_dev) {
355 printk(BIOS_WARNING, "%s: IOMMU device not found\n", __func__);
356
357 return (unsigned long)ivrs;
358 }
359
Piotr Król063e1562018-07-22 20:52:26 +0200360 ivrs_agesa = agesawrapper_getlateinitptr(PICK_IVRS);
361 if (ivrs_agesa != NULL) {
Michał Żygowski2f399b72020-04-02 19:51:37 +0200362 ivrs->iv_info = ivrs_agesa->iv_info;
363 ivrs->ivhd.type = IVHD_BLOCK_TYPE_LEGACY__FIXED;
364 ivrs->ivhd.flags = ivrs_agesa->ivhd.flags;
Piotr Król063e1562018-07-22 20:52:26 +0200365 ivrs->ivhd.length = sizeof(struct acpi_ivrs_ivhd);
366 /* BDF <bus>:00.2 */
Michał Żygowski2f399b72020-04-02 19:51:37 +0200367 ivrs->ivhd.device_id = 0x02 | (nb_dev->bus->secondary << 8);
368 /* PCI Capability block 0x40 (type 0xf, "Secure device") */
Piotr Król063e1562018-07-22 20:52:26 +0200369 ivrs->ivhd.capability_offset = 0x40;
370 ivrs->ivhd.iommu_base_low = ivrs_agesa->ivhd.iommu_base_low;
371 ivrs->ivhd.iommu_base_high = ivrs_agesa->ivhd.iommu_base_high;
Michał Żygowski2f399b72020-04-02 19:51:37 +0200372 ivrs->ivhd.pci_segment_group = 0x0000;
373 ivrs->ivhd.iommu_info = ivrs_agesa->ivhd.iommu_info;
374 ivrs->ivhd.iommu_feature_info = ivrs_agesa->ivhd.iommu_feature_info;
375 /* Enable EFR if supported */
376 if (pci_read_config32(iommu_dev, ivrs->ivhd.capability_offset) & EFR_SUPPORT)
377 ivrs->iv_info |= IVINFO_EFR_SUPPORTED;
Piotr Król063e1562018-07-22 20:52:26 +0200378 } else {
379 printk(BIOS_WARNING, "%s: AGESA returned NULL IVRS\n", __func__);
380
381 return (unsigned long)ivrs;
382 }
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500383
Michał Żygowski2f399b72020-04-02 19:51:37 +0200384 /*
385 * Add all possible PCI devices on bus 0 that can generate transactions
386 * processed by IOMMU. Start with device 00:01.0 since IOMMU does not
387 * translate transactions generated by itself.
388 */
389 current_backup = current;
390 current = ivhd_dev_range(current, PCI_DEVFN(1, 0), PCI_DEVFN(0x1f, 6), 0);
391 ivrs->ivhd.length += (current - current_backup);
392 add_ivhd_device_entries(NULL, all_devices, 0, -1, NULL, &current, &ivrs->ivhd.length);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500393
Michał Żygowski2f399b72020-04-02 19:51:37 +0200394 /* Describe HPET */
395 current_backup = current;
396 current = ivhd_describe_hpet(current);
397 ivrs->ivhd.length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500398
399 /* Describe IOAPICs */
Michał Żygowski2f399b72020-04-02 19:51:37 +0200400 current_backup = current;
401 current = acpi_fill_ivrs_ioapic(ivrs_agesa, current);
402 ivrs->ivhd.length += (current - current_backup);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500403
Michał Żygowski2f399b72020-04-02 19:51:37 +0200404 /* If EFR is not supported, IVHD type 11h is reserved */
405 if (!(ivrs->iv_info & IVINFO_EFR_SUPPORTED))
406 return current;
407
408 return acpi_fill_ivrs11(current, ivrs_agesa);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500409}
410
Furquan Shaikh7536a392020-04-24 21:59:21 -0700411static void northbridge_fill_ssdt_generator(const struct device *device)
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200412{
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200413 char pscope[] = "\\_SB.PCI0";
414
415 acpigen_write_scope(pscope);
Felix Helde3453782023-04-20 13:06:08 +0200416 acpigen_write_name_dword("TOM1", get_top_of_mem_below_4gb());
417
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200418 /*
419 * Since XP only implements parts of ACPI 2.0, we can't use a qword
420 * here.
421 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
422 * slide 22ff.
423 * Shift value right by 20 bit to make it fit into 32bit,
424 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
425 */
Felix Held27af3e62023-04-22 05:59:52 +0200426 acpigen_write_name_dword("TOM2", get_top_of_mem_above_4gb() >> 20);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200427 acpigen_pop_len();
428}
429
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700430static unsigned long agesa_write_acpi_tables(const struct device *device,
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200431 unsigned long current,
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200432 acpi_rsdp_t *rsdp)
433{
434 acpi_srat_t *srat;
435 acpi_slit_t *slit;
436 acpi_header_t *ssdt;
437 acpi_header_t *alib;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500438 acpi_ivrs_t *ivrs;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200439
440 /* HEST */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200441 current = ALIGN_UP(current, 8);
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100442 acpi_write_hest((void *)current, acpi_fill_hest);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200443 acpi_add_table(rsdp, (void *)current);
444 current += ((acpi_header_t *)current)->length;
445
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500446 /* IVRS */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200447 current = ALIGN_UP(current, 8);
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500448 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200449 ivrs = (acpi_ivrs_t *)current;
Timothy Pearson9ef07d82016-06-13 13:48:58 -0500450 acpi_create_ivrs(ivrs, acpi_fill_ivrs);
451 current += ivrs->header.length;
452 acpi_add_table(rsdp, ivrs);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200453
454 /* SRAT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200455 current = ALIGN_UP(current, 8);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200456 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200457 srat = (acpi_srat_t *)agesawrapper_getlateinitptr(PICK_SRAT);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200458 if (srat != NULL) {
459 memcpy((void *)current, srat, srat->header.length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200460 srat = (acpi_srat_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200461 current += srat->header.length;
462 acpi_add_table(rsdp, srat);
463 } else {
464 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
465 }
466
467 /* SLIT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200468 current = ALIGN_UP(current, 8);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200469 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200470 slit = (acpi_slit_t *)agesawrapper_getlateinitptr(PICK_SLIT);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200471 if (slit != NULL) {
472 memcpy((void *)current, slit, slit->header.length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200473 slit = (acpi_slit_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200474 current += slit->header.length;
475 acpi_add_table(rsdp, slit);
476 } else {
477 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
478 }
479
480 /* ALIB */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200481 current = ALIGN_UP(current, 16);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200482 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200483 alib = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_ALIB);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200484 if (alib != NULL) {
485 memcpy((void *)current, alib, alib->length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200486 alib = (acpi_header_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200487 current += alib->length;
488 acpi_add_table(rsdp, (void *)alib);
489 }
490 else {
491 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
492 }
493
494 /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */
495 /* SSDT */
Elyes Haouasd6b6b222022-10-10 12:34:21 +0200496 current = ALIGN_UP(current, 16);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200497 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200498 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr(PICK_PSTATE);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200499 if (ssdt != NULL) {
500 memcpy((void *)current, ssdt, ssdt->length);
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200501 ssdt = (acpi_header_t *)current;
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200502 current += ssdt->length;
503 }
504 else {
505 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
506 }
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200507 acpi_add_table(rsdp, ssdt);
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200508
509 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
510 return current;
511}
512
Felix Held7b9c6472023-11-16 16:06:49 +0100513struct device_operations amd_pi_northbridge_ops = {
Michał Żygowskifb198c62021-05-09 13:54:09 +0200514 .read_resources = nb_read_resources,
Felix Heldb986e212023-12-16 00:58:09 +0100515 .set_resources = pci_dev_set_resources,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600516 .enable_resources = pci_dev_enable_resources,
517 .init = northbridge_init,
Michał Żygowskifb198c62021-05-09 13:54:09 +0200518 .ops_pci = &pci_dev_ops_pci,
Nico Huber68680dd2020-03-31 17:34:52 +0200519 .acpi_fill_ssdt = northbridge_fill_ssdt_generator,
Kyösti Mälkki0b5b5412014-11-26 08:11:07 +0200520 .write_acpi_tables = agesa_write_acpi_tables,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600521};
522
Dave Frodin891f71a2015-01-19 15:58:24 -0700523static void fam16_finalize(void *chip_info)
524{
Kyösti Mälkki90ac7362018-05-20 20:59:52 +0300525 struct device *dev;
Kyösti Mälkki33ff44c2018-05-22 01:15:22 +0300526 dev = pcidev_on_root(0, 0); /* clear IoapicSbFeatureEn */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100527
Dave Frodin891f71a2015-01-19 15:58:24 -0700528 pci_write_config32(dev, 0xF8, 0);
529 pci_write_config32(dev, 0xFC, 5); /* TODO: move it to dsdt.asl */
530
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200531 /*
532 * Currently it is impossible to enable ACS with AGESA by setting the
533 * correct bit for AmdInitMid phase. AGESA code path does not call the
534 * right function that enables these functionalities. Disabled ACS
535 * result in multiple PCIe devices to be assigned to the same IOMMU
536 * group. Without IOMMU group separation the devices cannot be passed
537 * through independently.
538 */
539
540 /* Select GPP link core IO Link Strap Control register 0xB0 */
541 pci_write_config32(dev, 0xE0, 0x014000B0);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200542
543 /* Enable AER (bit 5) and ACS (bit 6 undocumented) */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100544 pci_or_config32(dev, 0xE4, PCIE_CAP_AER | PCIE_CAP_ACS);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200545
546 /* Select GPP link core Wrapper register 0x00 (undocumented) */
547 pci_write_config32(dev, 0xE0, 0x01300000);
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200548
549 /*
550 * Enable ACS capabilities straps including sub-items. From lspci it
551 * looks like these bits enable: Source Validation and Translation
552 * Blocking
553 */
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100554 pci_or_config32(dev, 0xE4, (BIT(24) | BIT(25) | BIT(26)));
Michał Żygowski6ca5b472019-09-10 15:10:22 +0200555
Dave Frodin891f71a2015-01-19 15:58:24 -0700556 /* disable No Snoop */
Kyösti Mälkki33ff44c2018-05-22 01:15:22 +0300557 dev = pcidev_on_root(1, 1);
Kyösti Mälkki69f6fd42019-01-21 14:19:01 +0200558 if (dev != NULL) {
Elyes Haouasa1f5ad02022-02-17 18:14:08 +0100559 pci_and_config32(dev, 0x60, ~(1 << 11));
Kyösti Mälkki69f6fd42019-01-21 14:19:01 +0200560 }
Dave Frodin891f71a2015-01-19 15:58:24 -0700561}
562
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600563#if CONFIG_HW_MEM_HOLE_SIZEK != 0
564struct hw_mem_hole_info {
Subrata Banikb1434fc2019-03-15 22:20:41 +0530565 unsigned int hole_startk;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600566 int node_id;
567};
568static struct hw_mem_hole_info get_hw_mem_hole_info(void)
569{
570 struct hw_mem_hole_info mem_hole;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600571 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
572 mem_hole.node_id = -1;
Felix Helda8807202023-11-16 21:29:33 +0100573
574 resource_t basek, limitk;
Felix Held3eaa8502023-12-16 01:37:34 +0100575 if (get_dram_base_limit(&basek, &limitk)) { // memory on this node
Felix Helda8807202023-11-16 21:29:33 +0100576 u32 hole = pci_read_config32(get_node_pci(0, 1), 0xf0);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600577 if (hole & 2) { // we find the hole
Elyes Haouasf9b535e2022-07-16 09:47:42 +0200578 mem_hole.hole_startk = (hole & (0xff << 24)) >> 10;
Felix Helda8807202023-11-16 21:29:33 +0100579 mem_hole.node_id = 0; // record the node No with hole
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600580 }
581 }
582 return mem_hole;
583}
584#endif
585
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200586static void domain_read_resources(struct device *dev)
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600587{
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600588 unsigned long mmio_basek;
Felix Helddcbb1e82023-12-17 18:20:01 +0100589 unsigned long idx = 0;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600590#if CONFIG_HW_MEM_HOLE_SIZEK != 0
591 struct hw_mem_hole_info mem_hole;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600592#endif
Felix Held3f234f82023-12-17 18:38:08 +0100593 resource_t basek = 0;
594 resource_t limitk = 0;
595 resource_t sizek;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600596
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200597 pci_domain_read_resources(dev);
598
Michał Żygowski58d6f962021-05-05 10:52:08 +0200599 /* TOP_MEM MSR is our boundary between DRAM and MMIO under 4G */
Felix Held5e9afe72023-04-20 12:55:55 +0200600 mmio_basek = get_top_of_mem_below_4gb() >> 10;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600601
602#if CONFIG_HW_MEM_HOLE_SIZEK != 0
603 /* if the hw mem hole is already set in raminit stage, here we will compare
604 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
605 * use hole_basek as mmio_basek and we don't need to reset hole.
606 * otherwise We reset the hole to the mmio_basek
607 */
608
609 mem_hole = get_hw_mem_hole_info();
610
611 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
612 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
613 mmio_basek = mem_hole.hole_startk;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600614 }
615#endif
616
Felix Held3f234f82023-12-17 18:38:08 +0100617 get_dram_base_limit(&basek, &limitk);
618 sizek = limitk - basek;
619
620 printk(BIOS_DEBUG, "basek=%08llx, limitk=%08llx, sizek=%08llx,\n",
621 basek, limitk, sizek);
622
623 /* See if we need a hole from 0xa0000 (640K) to 0xfffff (1024K) */
624 if (basek < 640 && sizek > 1024) {
625 ram_resource_kb(dev, idx++, basek, 640 - basek);
626 basek = 1024;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600627 sizek = limitk - basek;
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600628 }
629
Felix Held3f234f82023-12-17 18:38:08 +0100630 printk(BIOS_DEBUG, "basek=%08llx, limitk=%08llx, sizek=%08llx,\n",
631 basek, limitk, sizek);
632
633 /* split the region to accommodate pci memory space */
634 if ((basek < 4 * 1024 * 1024) && (limitk > mmio_basek)) {
635 if (basek <= mmio_basek) {
636 unsigned int pre_sizek;
637 pre_sizek = mmio_basek - basek;
638 if (pre_sizek > 0) {
639 ram_resource_kb(dev, idx++, basek, pre_sizek);
640 sizek -= pre_sizek;
641 }
642 basek = mmio_basek;
643 }
644 if ((basek + sizek) <= 4 * 1024 * 1024) {
645 sizek = 0;
646 } else {
647 uint64_t topmem2 = get_top_of_mem_above_4gb();
648 basek = 4 * 1024 * 1024;
649 sizek = topmem2 / 1024 - basek;
650 }
651 }
652
653 ram_resource_kb(dev, idx++, basek, sizek);
654 printk(BIOS_DEBUG, "mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
655 mmio_basek, basek, limitk);
656
Felix Helddcbb1e82023-12-17 18:20:01 +0100657 add_uma_resource_below_tolm(dev, idx++);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600658}
659
Aaron Durbinaa090cb2017-09-13 16:01:52 -0600660static const char *domain_acpi_name(const struct device *dev)
Philipp Deppenwiese30670122017-03-01 02:24:33 +0100661{
662 if (dev->path.type == DEVICE_PATH_DOMAIN)
663 return "PCI0";
664
665 return NULL;
666}
667
Felix Held8ccd3142023-11-16 00:58:30 +0100668struct device_operations amd_fam16_mod30_pci_domain_ops = {
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600669 .read_resources = domain_read_resources,
Michał Żygowskif5d457d2021-05-09 13:58:04 +0200670 .set_resources = pci_domain_set_resources,
Arthur Heymans0b0113f2023-08-31 17:09:28 +0200671 .scan_bus = pci_host_bridge_scan_bus,
Philipp Deppenwiese30670122017-03-01 02:24:33 +0100672 .acpi_name = domain_acpi_name,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600673};
674
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100675void mp_init_cpus(struct bus *cpu_bus)
676{
Arthur Heymans4fcaccf2022-06-02 13:17:37 +0200677 extern const struct mp_ops amd_mp_ops_no_smm;
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100678 /* TODO: Handle mp_init_with_smm failure? */
Arthur Heymans4fcaccf2022-06-02 13:17:37 +0200679 mp_init_with_smm(cpu_bus, &amd_mp_ops_no_smm);
Michał Kopećdc35d2a2021-11-30 17:40:52 +0100680
681 /* The flash is now no longer cacheable. Reset to WP for performance. */
682 mtrr_use_temp_range(OPTIMAL_CACHE_ROM_BASE, OPTIMAL_CACHE_ROM_SIZE,
683 MTRR_TYPE_WRPROT);
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600684}
685
Felix Heldc391bff2023-02-16 19:38:49 +0100686void generate_cpu_entries(const struct device *device)
687{
688 int cpu;
689 const int cores = get_cpu_count();
690
691 printk(BIOS_DEBUG, "ACPI \\_SB report %d core(s)\n", cores);
692
693 /* Generate \_SB.Pxxx */
694 for (cpu = 0; cpu < cores; cpu++) {
695 acpigen_write_processor_device(cpu);
696 acpigen_write_processor_device_end();
697 }
698}
699
Felix Held8ccd3142023-11-16 00:58:30 +0100700struct device_operations amd_fam16_mod30_cpu_bus_ops = {
Felix Heldc391bff2023-02-16 19:38:49 +0100701 .read_resources = noop_read_resources,
702 .set_resources = noop_set_resources,
703 .init = mp_cpu_bus_init,
704 .acpi_fill_ssdt = generate_cpu_entries,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600705};
706
Felix Held1952d132023-11-16 00:54:30 +0100707struct chip_operations northbridge_amd_pi_00730F01_ops = {
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600708 CHIP_NAME("AMD FAM16 Root Complex")
Felix Held1952d132023-11-16 00:54:30 +0100709 .final = fam16_finalize,
Bruce Griffith27ed80b2014-08-15 11:46:25 -0600710};
711
712/*********************************************************************
713 * Change the vendor / device IDs to match the generic VBIOS header. *
714 *********************************************************************/
715u32 map_oprom_vendev(u32 vendev)
716{
717 u32 new_vendev;
718 new_vendev =
719 ((0x10029850 <= vendev) && (vendev <= 0x1002986F)) ? 0x10029850 : vendev;
720
721 if (vendev != new_vendev)
722 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n", vendev, new_vendev);
723
724 return new_vendev;
725}