blob: 654dcea224eaaf8cbb317fe6983c0b308ed0848d [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07002
3#define __SIMPLE_DEVICE__
4
Subrata Banik1366e442020-09-29 13:55:50 +05305#include <arch/ioapic.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07006#include <assert.h>
7#include <console/console.h>
8#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02009#include <device/pci_ops.h>
Subrata Banik211be9c2022-04-13 12:13:09 +053010#include <intelblocks/gpmr.h>
Subrata Banik78463a72020-09-29 14:28:09 +053011#include <intelblocks/itss.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070012#include <intelblocks/lpc_lib.h>
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +010013#include <intelblocks/pcr.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070014#include <lib.h>
15#include "lpc_def.h"
Subrata Banik78463a72020-09-29 14:28:09 +053016#include <soc/irq.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070017#include <soc/pci_devs.h>
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +010018#include <soc/pcr_ids.h>
Tim Wawrzynczak0dc82cc2021-02-04 17:04:24 -070019#include <southbridge/intel/common/acpi_pirq_gen.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070020
Subrata Banikd83face2018-03-08 14:04:52 +053021uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070022{
23 uint16_t reg_io_enables;
24
25 reg_io_enables = pci_read_config16(PCH_DEV_LPC, LPC_IO_ENABLES);
26 io_enables |= reg_io_enables;
27 pci_write_config16(PCH_DEV_LPC, LPC_IO_ENABLES, io_enables);
Subrata Banik32e10222022-04-13 12:06:39 +053028 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_MIRROR_TO_GPMR))
Subrata Banik211be9c2022-04-13 12:13:09 +053029 gpmr_write32(GPMR_LPCIOE, io_enables);
Subrata Banikd83face2018-03-08 14:04:52 +053030
31 return io_enables;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070032}
33
Wim Vervoorne6db9102020-02-03 14:57:40 +010034uint16_t lpc_get_fixed_io_decode(void)
35{
36 return pci_read_config16(PCH_DEV_LPC, LPC_IO_DECODE);
37}
38
Wim Vervoorn5f2adfe2020-02-03 15:32:54 +010039uint16_t lpc_set_fixed_io_ranges(uint16_t io_ranges, uint16_t mask)
40{
41 uint16_t reg_io_ranges;
42
43 reg_io_ranges = lpc_get_fixed_io_decode() & ~mask;
44 io_ranges |= reg_io_ranges & mask;
45 pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, io_ranges);
Subrata Banik32e10222022-04-13 12:06:39 +053046 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_MIRROR_TO_GPMR))
Subrata Banik211be9c2022-04-13 12:13:09 +053047 gpmr_write32(GPMR_LPCIOD, io_ranges);
Wim Vervoorn5f2adfe2020-02-03 15:32:54 +010048
49 return io_ranges;
50}
51
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070052/*
53 * Find the first unused IO window.
54 * Returns -1 if not found, 0 for reg 0x84, 1 for reg 0x88 ...
55 */
56static int find_unused_pmio_window(void)
57{
58 int i;
59 uint32_t lgir;
60
61 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
62 lgir = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i));
63
64 if (!(lgir & LPC_LGIR_EN))
65 return i;
66 }
67
68 return -1;
69}
70
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070071void lpc_open_pmio_window(uint16_t base, uint16_t size)
72{
Lijian Zhaoe6db1892018-04-13 16:27:38 -070073 int i, lgir_reg_num;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070074 uint32_t lgir_reg_offset, lgir, window_size, alignment;
75 resource_t bridged_size, bridge_base;
76
77 printk(BIOS_SPEW, "LPC: Trying to open IO window from %x size %x\n",
78 base, size);
79
80 bridged_size = 0;
81 bridge_base = base;
82
83 while (bridged_size < size) {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070084 /* Each IO range register can only open a 256-byte window. */
85 window_size = MIN(size, LPC_LGIR_MAX_WINDOW_SIZE);
86
John Zhao1ceac4e2019-07-09 14:27:28 -070087 if (window_size <= 0)
John Zhao2bb432e2019-05-21 19:32:51 -070088 return;
89
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070090 /* Window size must be a power of two for the AMASK to work. */
Paul Menzelfa7d2a02017-10-27 15:54:26 +020091 alignment = 1UL << (log2_ceil(window_size));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070092 window_size = ALIGN_UP(window_size, alignment);
93
94 /* Address[15:2] in LGIR[15:12] and Mask[7:2] in LGIR[23:18]. */
95 lgir = (bridge_base & LPC_LGIR_ADDR_MASK) | LPC_LGIR_EN;
96 lgir |= ((window_size - 1) << 16) & LPC_LGIR_AMASK_MASK;
97
Lijian Zhaoe6db1892018-04-13 16:27:38 -070098 /* Skip programming if same range already programmed. */
99 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
100 if (lgir == pci_read_config32(PCH_DEV_LPC,
101 LPC_GENERIC_IO_RANGE(i)))
102 return;
103 }
104
105 lgir_reg_num = find_unused_pmio_window();
106 if (lgir_reg_num < 0) {
107 printk(BIOS_ERR,
108 "LPC: Cannot open IO window: %llx size %llx\n",
109 bridge_base, size - bridged_size);
110 printk(BIOS_ERR, "No more IO windows\n");
111 return;
112 }
113 lgir_reg_offset = LPC_GENERIC_IO_RANGE(lgir_reg_num);
114
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700115 pci_write_config32(PCH_DEV_LPC, lgir_reg_offset, lgir);
Subrata Banik32e10222022-04-13 12:06:39 +0530116 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_MIRROR_TO_GPMR))
Subrata Banik211be9c2022-04-13 12:13:09 +0530117 gpmr_write32(GPMR_LPCLGIR1 + lgir_reg_num * 4, lgir);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700118
119 printk(BIOS_DEBUG,
120 "LPC: Opened IO window LGIR%d: base %llx size %x\n",
121 lgir_reg_num, bridge_base, window_size);
122
123 bridged_size += window_size;
124 bridge_base += window_size;
125 }
126}
127
128void lpc_open_mmio_window(uintptr_t base, size_t size)
129{
130 uint32_t lgmr;
131
132 lgmr = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE);
133
134 if (lgmr & LPC_LGMR_EN) {
135 printk(BIOS_ERR,
136 "LPC: Cannot open window to resource %lx size %zx\n",
137 base, size);
138 printk(BIOS_ERR, "LPC: MMIO window already in use\n");
139 return;
140 }
141
142 if (size > LPC_LGMR_WINDOW_SIZE) {
143 printk(BIOS_WARNING,
144 "LPC: Resource %lx size %zx larger than window(%x)\n",
145 base, size, LPC_LGMR_WINDOW_SIZE);
146 }
147
148 lgmr = (base & LPC_LGMR_ADDR_MASK) | LPC_LGMR_EN;
149
150 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE, lgmr);
Subrata Banik32e10222022-04-13 12:06:39 +0530151 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_MIRROR_TO_GPMR))
Subrata Banik211be9c2022-04-13 12:13:09 +0530152 gpmr_write32(GPMR_LPCGMR, lgmr);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700153}
154
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700155/*
Subrata Banik6b888ad2022-04-14 13:29:50 +0530156 * Set LPC BIOS Control register based on input bit field.
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700157 */
158static void lpc_set_bios_control_reg(uint8_t bios_cntl_bit)
159{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200160 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700161 uint8_t bc_cntl;
162
Jonathan Neuschäfer3a182f72017-09-23 17:09:36 +0200163 assert(IS_POWER_OF_2(bios_cntl_bit));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700164 bc_cntl = pci_read_config8(dev, LPC_BIOS_CNTL);
165 bc_cntl |= bios_cntl_bit;
166 pci_write_config8(dev, LPC_BIOS_CNTL, bc_cntl);
167
168 /*
169 * Ensure an additional read back after performing lock down
170 */
171 pci_read_config8(PCH_DEV_LPC, LPC_BIOS_CNTL);
172}
173
174/*
175* Set LPC BIOS Control BILD bit.
176*/
177void lpc_set_bios_interface_lock_down(void)
178{
179 lpc_set_bios_control_reg(LPC_BC_BILD);
180}
181
182/*
183* Set LPC BIOS Control LE bit.
184*/
185void lpc_set_lock_enable(void)
186{
187 lpc_set_bios_control_reg(LPC_BC_LE);
188}
189
190/*
191* Set LPC BIOS Control EISS bit.
192*/
193void lpc_set_eiss(void)
194{
195 lpc_set_bios_control_reg(LPC_BC_EISS);
196}
197
198/*
199* Set LPC Serial IRQ mode.
200*/
201void lpc_set_serirq_mode(enum serirq_mode mode)
202{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200203 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700204 uint8_t scnt;
205
206 scnt = pci_read_config8(dev, LPC_SERIRQ_CTL);
207 scnt &= ~(LPC_SCNT_EN | LPC_SCNT_MODE);
208
209 switch (mode) {
210 case SERIRQ_QUIET:
211 scnt |= LPC_SCNT_EN;
212 break;
213 case SERIRQ_CONTINUOUS:
214 scnt |= LPC_SCNT_EN | LPC_SCNT_MODE;
215 break;
216 case SERIRQ_OFF:
217 default:
218 break;
219 }
220
221 pci_write_config8(dev, LPC_SERIRQ_CTL, scnt);
222}
223
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700224void lpc_io_setup_comm_a_b(void)
225{
Subrata Banikd83face2018-03-08 14:04:52 +0530226 /* ComA Range 3F8h-3FFh [2:0] */
227 uint16_t com_ranges = LPC_IOD_COMA_RANGE;
228 uint16_t com_enable = LPC_IOE_COMA_EN;
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +0100229 uint16_t com_mask = LPC_IOD_COMA_RANGE_MASK;
Subrata Banikd83face2018-03-08 14:04:52 +0530230
231 /* ComB Range 2F8h-2FFh [6:4] */
Julius Wernercd49cce2019-03-05 16:53:33 -0800232 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_COMB_ENABLE)) {
Subrata Banikd83face2018-03-08 14:04:52 +0530233 com_ranges |= LPC_IOD_COMB_RANGE;
234 com_enable |= LPC_IOE_COMB_EN;
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +0100235 com_mask |= LPC_IOD_COMB_RANGE_MASK;
Subrata Banikd83face2018-03-08 14:04:52 +0530236 }
237
238 /* Setup I/O Decode Range Register for LPC */
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +0100239 lpc_set_fixed_io_ranges(com_ranges, com_mask);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700240 /* Enable ComA and ComB Port */
Subrata Banikd83face2018-03-08 14:04:52 +0530241 lpc_enable_fixed_io_ranges(com_enable);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700242}
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700243
244static void lpc_set_gen_decode_range(
245 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES])
246{
247 size_t i;
248
249 /* Set in PCI generic decode range registers */
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +0100250 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
251 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), gen_io_dec[i]);
Subrata Banik32e10222022-04-13 12:06:39 +0530252 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_MIRROR_TO_GPMR))
Subrata Banik211be9c2022-04-13 12:13:09 +0530253 gpmr_write32(GPMR_LPCLGIR1 + i * 4, gen_io_dec[i]);
Michael Niewöhnerf7e91d22021-01-17 02:51:00 +0100254 }
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700255}
256
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700257void pch_enable_lpc(void)
258{
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700259 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES];
260
Furquan Shaikhe4f7e042020-12-23 14:11:00 -0800261 soc_get_gen_io_dec_range(gen_io_dec);
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700262 lpc_set_gen_decode_range(gen_io_dec);
Subrata Banik42c44c22019-05-15 20:27:04 +0530263 if (ENV_PAYLOAD_LOADER)
Subrata Banik78463a72020-09-29 14:28:09 +0530264 pch_pirq_init();
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700265}
266
267void lpc_enable_pci_clk_cntl(void)
268{
269 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, LPC_PCCTL_CLKRUN_EN);
270}
Nico Huberdbcf2932018-11-28 15:29:00 +0100271
272void lpc_disable_clkrun(void)
273{
274 const uint8_t pcctl = pci_read_config8(PCH_DEV_LPC, LPC_PCCTL);
275 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, pcctl & ~LPC_PCCTL_CLKRUN_EN);
276}
Subrata Banik1366e442020-09-29 13:55:50 +0530277
Kyösti Mälkki04a40372021-06-06 08:04:28 +0300278/* PCH I/O APIC redirection entries */
279#define PCH_REDIR_ETR 120
280
Subrata Banik1366e442020-09-29 13:55:50 +0530281/* Enable PCH IOAPIC */
282void pch_enable_ioapic(void)
283{
Subrata Banik1366e442020-09-29 13:55:50 +0530284 /* affirm full set of redirection table entries ("write once") */
Kyösti Mälkki04a40372021-06-06 08:04:28 +0300285 ioapic_set_max_vectors(VIO_APIC_VADDR, PCH_REDIR_ETR);
Kyösti Mälkkiea6d12a2021-06-08 11:25:29 +0300286
Kyösti Mälkki682613f2021-06-08 11:31:19 +0300287 setup_ioapic((void *)IO_APIC_ADDR, 0x02);
Subrata Banik1366e442020-09-29 13:55:50 +0530288}
Subrata Banik78463a72020-09-29 14:28:09 +0530289
Tim Wawrzynczak0dc82cc2021-02-04 17:04:24 -0700290static const uint8_t pch_interrupt_routing[PIRQ_COUNT] = {
Tim Wawrzynczakef16df22021-06-05 11:38:14 -0600291 [0] = PCH_IRQ11, /* PIRQ_A */
292 [1] = PCH_IRQ10, /* PIRQ_B */
293 [2] = PCH_IRQ11, /* PIRQ_C */
294 [3] = PCH_IRQ11, /* PIRQ_D */
295 [4] = PCH_IRQ11, /* PIRQ_E */
296 [5] = PCH_IRQ11, /* PIRQ_F */
297 [6] = PCH_IRQ11, /* PIRQ_G */
298 [7] = PCH_IRQ11, /* PIRQ_H */
Tim Wawrzynczak0dc82cc2021-02-04 17:04:24 -0700299};
300
301const uint8_t *lpc_get_pic_pirq_routing(size_t *num)
302{
303 *num = ARRAY_SIZE(pch_interrupt_routing);
304 return pch_interrupt_routing;
305}
306
Subrata Banik78463a72020-09-29 14:28:09 +0530307/*
308 * PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
309 * 0x00 - 0000 = Reserved
310 * 0x01 - 0001 = Reserved
311 * 0x02 - 0010 = Reserved
312 * 0x03 - 0011 = IRQ3
313 * 0x04 - 0100 = IRQ4
314 * 0x05 - 0101 = IRQ5
315 * 0x06 - 0110 = IRQ6
316 * 0x07 - 0111 = IRQ7
317 * 0x08 - 1000 = Reserved
318 * 0x09 - 1001 = IRQ9
319 * 0x0A - 1010 = IRQ10
320 * 0x0B - 1011 = IRQ11
321 * 0x0C - 1100 = IRQ12
322 * 0x0D - 1101 = Reserved
323 * 0x0E - 1110 = IRQ14
324 * 0x0F - 1111 = IRQ15
325 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
326 * 0x80 - The PIRQ is not routed.
327 */
328void pch_pirq_init(void)
329{
330 const struct device *irq_dev;
Subrata Banik78463a72020-09-29 14:28:09 +0530331 itss_irq_init(pch_interrupt_routing);
332
333 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
334 uint8_t int_pin = 0, int_line = 0;
335
336 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
337 continue;
338
339 int_pin = pci_read_config8(PCI_BDF(irq_dev), PCI_INTERRUPT_PIN);
340
341 switch (int_pin) {
342 case 1: /* INTA# */
343 int_line = PCH_IRQ11;
344 break;
345 case 2: /* INTB# */
346 int_line = PCH_IRQ10;
347 break;
348 case 3: /* INTC# */
349 int_line = PCH_IRQ11;
350 break;
351 case 4: /* INTD# */
352 int_line = PCH_IRQ11;
353 break;
354 }
355
356 if (!int_line)
357 continue;
358
359 pci_write_config8(PCI_BDF(irq_dev), PCI_INTERRUPT_LINE, int_line);
360 }
361}
Subrata Banik8971ccd2020-09-29 14:36:40 +0530362
363#define PPI_PORT_B 0x61
364#define SERR_DIS (1 << 2)
365#define CMOS_NMI 0x70
366#define NMI_DIS (1 << 7)
367
368/* LPC MISC programming */
369void pch_misc_init(void)
370{
371 uint8_t reg8;
372
373 /* Setup NMI on errors, disable SERR */
374 reg8 = (inb(PPI_PORT_B)) & 0xf0;
375 outb((reg8 | SERR_DIS), PPI_PORT_B);
376
377 /* Disable NMI sources */
378 outb(NMI_DIS, CMOS_NMI);
379}