Patrick Georgi | ac95903 | 2020-05-05 22:49:26 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 2 | |
| 3 | #define __SIMPLE_DEVICE__ |
| 4 | |
Subrata Banik | 1366e44 | 2020-09-29 13:55:50 +0530 | [diff] [blame^] | 5 | #include <arch/ioapic.h> |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 6 | #include <assert.h> |
| 7 | #include <console/console.h> |
| 8 | #include <device/pci.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 9 | #include <device/pci_ops.h> |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 10 | #include <intelblocks/lpc_lib.h> |
| 11 | #include <lib.h> |
| 12 | #include "lpc_def.h" |
| 13 | #include <soc/pci_devs.h> |
| 14 | |
Subrata Banik | d83face | 2018-03-08 14:04:52 +0530 | [diff] [blame] | 15 | uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables) |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 16 | { |
| 17 | uint16_t reg_io_enables; |
| 18 | |
| 19 | reg_io_enables = pci_read_config16(PCH_DEV_LPC, LPC_IO_ENABLES); |
| 20 | io_enables |= reg_io_enables; |
| 21 | pci_write_config16(PCH_DEV_LPC, LPC_IO_ENABLES, io_enables); |
Subrata Banik | d83face | 2018-03-08 14:04:52 +0530 | [diff] [blame] | 22 | |
| 23 | return io_enables; |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 24 | } |
| 25 | |
Wim Vervoorn | e6db910 | 2020-02-03 14:57:40 +0100 | [diff] [blame] | 26 | uint16_t lpc_get_fixed_io_decode(void) |
| 27 | { |
| 28 | return pci_read_config16(PCH_DEV_LPC, LPC_IO_DECODE); |
| 29 | } |
| 30 | |
Wim Vervoorn | 5f2adfe | 2020-02-03 15:32:54 +0100 | [diff] [blame] | 31 | uint16_t lpc_set_fixed_io_ranges(uint16_t io_ranges, uint16_t mask) |
| 32 | { |
| 33 | uint16_t reg_io_ranges; |
| 34 | |
| 35 | reg_io_ranges = lpc_get_fixed_io_decode() & ~mask; |
| 36 | io_ranges |= reg_io_ranges & mask; |
| 37 | pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, io_ranges); |
| 38 | |
| 39 | return io_ranges; |
| 40 | } |
| 41 | |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 42 | /* |
| 43 | * Find the first unused IO window. |
| 44 | * Returns -1 if not found, 0 for reg 0x84, 1 for reg 0x88 ... |
| 45 | */ |
| 46 | static int find_unused_pmio_window(void) |
| 47 | { |
| 48 | int i; |
| 49 | uint32_t lgir; |
| 50 | |
| 51 | for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) { |
| 52 | lgir = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i)); |
| 53 | |
| 54 | if (!(lgir & LPC_LGIR_EN)) |
| 55 | return i; |
| 56 | } |
| 57 | |
| 58 | return -1; |
| 59 | } |
| 60 | |
| 61 | void lpc_close_pmio_windows(void) |
| 62 | { |
| 63 | size_t i; |
| 64 | |
| 65 | for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) |
| 66 | pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), 0); |
| 67 | } |
| 68 | |
| 69 | void lpc_open_pmio_window(uint16_t base, uint16_t size) |
| 70 | { |
Lijian Zhao | e6db189 | 2018-04-13 16:27:38 -0700 | [diff] [blame] | 71 | int i, lgir_reg_num; |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 72 | uint32_t lgir_reg_offset, lgir, window_size, alignment; |
| 73 | resource_t bridged_size, bridge_base; |
| 74 | |
| 75 | printk(BIOS_SPEW, "LPC: Trying to open IO window from %x size %x\n", |
| 76 | base, size); |
| 77 | |
| 78 | bridged_size = 0; |
| 79 | bridge_base = base; |
| 80 | |
| 81 | while (bridged_size < size) { |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 82 | /* Each IO range register can only open a 256-byte window. */ |
| 83 | window_size = MIN(size, LPC_LGIR_MAX_WINDOW_SIZE); |
| 84 | |
John Zhao | 1ceac4e | 2019-07-09 14:27:28 -0700 | [diff] [blame] | 85 | if (window_size <= 0) |
John Zhao | 2bb432e | 2019-05-21 19:32:51 -0700 | [diff] [blame] | 86 | return; |
| 87 | |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 88 | /* Window size must be a power of two for the AMASK to work. */ |
Paul Menzel | fa7d2a0 | 2017-10-27 15:54:26 +0200 | [diff] [blame] | 89 | alignment = 1UL << (log2_ceil(window_size)); |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 90 | window_size = ALIGN_UP(window_size, alignment); |
| 91 | |
| 92 | /* Address[15:2] in LGIR[15:12] and Mask[7:2] in LGIR[23:18]. */ |
| 93 | lgir = (bridge_base & LPC_LGIR_ADDR_MASK) | LPC_LGIR_EN; |
| 94 | lgir |= ((window_size - 1) << 16) & LPC_LGIR_AMASK_MASK; |
| 95 | |
Lijian Zhao | e6db189 | 2018-04-13 16:27:38 -0700 | [diff] [blame] | 96 | /* Skip programming if same range already programmed. */ |
| 97 | for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) { |
| 98 | if (lgir == pci_read_config32(PCH_DEV_LPC, |
| 99 | LPC_GENERIC_IO_RANGE(i))) |
| 100 | return; |
| 101 | } |
| 102 | |
| 103 | lgir_reg_num = find_unused_pmio_window(); |
| 104 | if (lgir_reg_num < 0) { |
| 105 | printk(BIOS_ERR, |
| 106 | "LPC: Cannot open IO window: %llx size %llx\n", |
| 107 | bridge_base, size - bridged_size); |
| 108 | printk(BIOS_ERR, "No more IO windows\n"); |
| 109 | return; |
| 110 | } |
| 111 | lgir_reg_offset = LPC_GENERIC_IO_RANGE(lgir_reg_num); |
| 112 | |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 113 | pci_write_config32(PCH_DEV_LPC, lgir_reg_offset, lgir); |
| 114 | |
| 115 | printk(BIOS_DEBUG, |
| 116 | "LPC: Opened IO window LGIR%d: base %llx size %x\n", |
| 117 | lgir_reg_num, bridge_base, window_size); |
| 118 | |
| 119 | bridged_size += window_size; |
| 120 | bridge_base += window_size; |
| 121 | } |
| 122 | } |
| 123 | |
| 124 | void lpc_open_mmio_window(uintptr_t base, size_t size) |
| 125 | { |
| 126 | uint32_t lgmr; |
| 127 | |
| 128 | lgmr = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE); |
| 129 | |
| 130 | if (lgmr & LPC_LGMR_EN) { |
| 131 | printk(BIOS_ERR, |
| 132 | "LPC: Cannot open window to resource %lx size %zx\n", |
| 133 | base, size); |
| 134 | printk(BIOS_ERR, "LPC: MMIO window already in use\n"); |
| 135 | return; |
| 136 | } |
| 137 | |
| 138 | if (size > LPC_LGMR_WINDOW_SIZE) { |
| 139 | printk(BIOS_WARNING, |
| 140 | "LPC: Resource %lx size %zx larger than window(%x)\n", |
| 141 | base, size, LPC_LGMR_WINDOW_SIZE); |
| 142 | } |
| 143 | |
| 144 | lgmr = (base & LPC_LGMR_ADDR_MASK) | LPC_LGMR_EN; |
| 145 | |
| 146 | pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE, lgmr); |
| 147 | } |
| 148 | |
| 149 | bool lpc_fits_fixed_mmio_window(uintptr_t base, size_t size) |
| 150 | { |
| 151 | resource_t res_end, range_end; |
| 152 | const struct lpc_mmio_range *range; |
| 153 | const struct lpc_mmio_range *lpc_fixed_mmio_ranges = |
| 154 | soc_get_fixed_mmio_ranges(); |
| 155 | |
| 156 | for (range = lpc_fixed_mmio_ranges; range->size; range++) { |
| 157 | range_end = range->base + range->size; |
| 158 | res_end = base + size; |
| 159 | |
| 160 | if ((base >= range->base) && (res_end <= range_end)) { |
| 161 | printk(BIOS_DEBUG, |
| 162 | "Resource %lx size %zx fits in fixed window" |
| 163 | " %lx size %zx\n", |
| 164 | base, size, range->base, range->size); |
| 165 | return true; |
| 166 | } |
| 167 | } |
| 168 | return false; |
| 169 | } |
| 170 | |
| 171 | /* |
| 172 | * Set FAST_SPIBAR BIOS Control register based on input bit field. |
| 173 | */ |
| 174 | static void lpc_set_bios_control_reg(uint8_t bios_cntl_bit) |
| 175 | { |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 176 | pci_devfn_t dev = PCH_DEV_LPC; |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 177 | uint8_t bc_cntl; |
| 178 | |
Jonathan Neuschäfer | 3a182f7 | 2017-09-23 17:09:36 +0200 | [diff] [blame] | 179 | assert(IS_POWER_OF_2(bios_cntl_bit)); |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 180 | bc_cntl = pci_read_config8(dev, LPC_BIOS_CNTL); |
| 181 | bc_cntl |= bios_cntl_bit; |
| 182 | pci_write_config8(dev, LPC_BIOS_CNTL, bc_cntl); |
| 183 | |
| 184 | /* |
| 185 | * Ensure an additional read back after performing lock down |
| 186 | */ |
| 187 | pci_read_config8(PCH_DEV_LPC, LPC_BIOS_CNTL); |
| 188 | } |
| 189 | |
| 190 | /* |
| 191 | * Set LPC BIOS Control BILD bit. |
| 192 | */ |
| 193 | void lpc_set_bios_interface_lock_down(void) |
| 194 | { |
| 195 | lpc_set_bios_control_reg(LPC_BC_BILD); |
| 196 | } |
| 197 | |
| 198 | /* |
| 199 | * Set LPC BIOS Control LE bit. |
| 200 | */ |
| 201 | void lpc_set_lock_enable(void) |
| 202 | { |
| 203 | lpc_set_bios_control_reg(LPC_BC_LE); |
| 204 | } |
| 205 | |
| 206 | /* |
| 207 | * Set LPC BIOS Control EISS bit. |
| 208 | */ |
| 209 | void lpc_set_eiss(void) |
| 210 | { |
| 211 | lpc_set_bios_control_reg(LPC_BC_EISS); |
| 212 | } |
| 213 | |
| 214 | /* |
| 215 | * Set LPC Serial IRQ mode. |
| 216 | */ |
| 217 | void lpc_set_serirq_mode(enum serirq_mode mode) |
| 218 | { |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 219 | pci_devfn_t dev = PCH_DEV_LPC; |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 220 | uint8_t scnt; |
| 221 | |
| 222 | scnt = pci_read_config8(dev, LPC_SERIRQ_CTL); |
| 223 | scnt &= ~(LPC_SCNT_EN | LPC_SCNT_MODE); |
| 224 | |
| 225 | switch (mode) { |
| 226 | case SERIRQ_QUIET: |
| 227 | scnt |= LPC_SCNT_EN; |
| 228 | break; |
| 229 | case SERIRQ_CONTINUOUS: |
| 230 | scnt |= LPC_SCNT_EN | LPC_SCNT_MODE; |
| 231 | break; |
| 232 | case SERIRQ_OFF: |
| 233 | default: |
| 234 | break; |
| 235 | } |
| 236 | |
| 237 | pci_write_config8(dev, LPC_SERIRQ_CTL, scnt); |
| 238 | } |
| 239 | |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 240 | void lpc_io_setup_comm_a_b(void) |
| 241 | { |
Subrata Banik | d83face | 2018-03-08 14:04:52 +0530 | [diff] [blame] | 242 | /* ComA Range 3F8h-3FFh [2:0] */ |
| 243 | uint16_t com_ranges = LPC_IOD_COMA_RANGE; |
| 244 | uint16_t com_enable = LPC_IOE_COMA_EN; |
| 245 | |
| 246 | /* ComB Range 2F8h-2FFh [6:4] */ |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 247 | if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_COMB_ENABLE)) { |
Subrata Banik | d83face | 2018-03-08 14:04:52 +0530 | [diff] [blame] | 248 | com_ranges |= LPC_IOD_COMB_RANGE; |
| 249 | com_enable |= LPC_IOE_COMB_EN; |
| 250 | } |
| 251 | |
| 252 | /* Setup I/O Decode Range Register for LPC */ |
| 253 | pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, com_ranges); |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 254 | /* Enable ComA and ComB Port */ |
Subrata Banik | d83face | 2018-03-08 14:04:52 +0530 | [diff] [blame] | 255 | lpc_enable_fixed_io_ranges(com_enable); |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 256 | } |
Ravi Sarawadi | a9b5a39 | 2017-09-20 13:46:19 -0700 | [diff] [blame] | 257 | |
| 258 | static void lpc_set_gen_decode_range( |
| 259 | uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES]) |
| 260 | { |
| 261 | size_t i; |
| 262 | |
| 263 | /* Set in PCI generic decode range registers */ |
| 264 | for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) |
| 265 | pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), |
| 266 | gen_io_dec[i]); |
| 267 | } |
| 268 | |
Ravi Sarawadi | a9b5a39 | 2017-09-20 13:46:19 -0700 | [diff] [blame] | 269 | void pch_enable_lpc(void) |
| 270 | { |
| 271 | /* Lookup device tree in romstage */ |
| 272 | const struct device *dev; |
| 273 | uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES]; |
| 274 | |
Kyösti Mälkki | c70eed1 | 2018-05-22 02:18:00 +0300 | [diff] [blame] | 275 | dev = pcidev_on_root(PCH_DEV_SLOT_LPC, 0); |
Kyösti Mälkki | 8950cfb | 2019-07-13 22:16:25 +0300 | [diff] [blame] | 276 | if (!dev) |
Ravi Sarawadi | a9b5a39 | 2017-09-20 13:46:19 -0700 | [diff] [blame] | 277 | return; |
| 278 | |
| 279 | soc_get_gen_io_dec_range(dev, gen_io_dec); |
| 280 | lpc_set_gen_decode_range(gen_io_dec); |
| 281 | soc_setup_dmi_pcr_io_dec(gen_io_dec); |
Subrata Banik | 42c44c2 | 2019-05-15 20:27:04 +0530 | [diff] [blame] | 282 | if (ENV_PAYLOAD_LOADER) |
Subrata Banik | 0d866f8 | 2020-02-18 11:20:30 +0530 | [diff] [blame] | 283 | soc_pch_pirq_init(dev); |
Ravi Sarawadi | a9b5a39 | 2017-09-20 13:46:19 -0700 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | void lpc_enable_pci_clk_cntl(void) |
| 287 | { |
| 288 | pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, LPC_PCCTL_CLKRUN_EN); |
| 289 | } |
Nico Huber | dbcf293 | 2018-11-28 15:29:00 +0100 | [diff] [blame] | 290 | |
| 291 | void lpc_disable_clkrun(void) |
| 292 | { |
| 293 | const uint8_t pcctl = pci_read_config8(PCH_DEV_LPC, LPC_PCCTL); |
| 294 | pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, pcctl & ~LPC_PCCTL_CLKRUN_EN); |
| 295 | } |
Subrata Banik | 1366e44 | 2020-09-29 13:55:50 +0530 | [diff] [blame^] | 296 | |
| 297 | /* Enable PCH IOAPIC */ |
| 298 | void pch_enable_ioapic(void) |
| 299 | { |
| 300 | uint32_t reg32; |
| 301 | /* PCH-LP has 120 redirection entries */ |
| 302 | const int redir_entries = 120; |
| 303 | |
| 304 | set_ioapic_id((void *)IO_APIC_ADDR, 0x02); |
| 305 | |
| 306 | /* affirm full set of redirection table entries ("write once") */ |
| 307 | reg32 = io_apic_read((void *)IO_APIC_ADDR, 0x01); |
| 308 | |
| 309 | reg32 &= ~0x00ff0000; |
| 310 | reg32 |= (redir_entries - 1) << 16; |
| 311 | |
| 312 | io_apic_write((void *)IO_APIC_ADDR, 0x01, reg32); |
| 313 | |
| 314 | /* |
| 315 | * Select Boot Configuration register (0x03) and |
| 316 | * use Processor System Bus (0x01) to deliver interrupts. |
| 317 | */ |
| 318 | io_apic_write((void *)IO_APIC_ADDR, 0x03, 0x01); |
| 319 | } |