blob: d27f877c85503bca881b35cdd11ad2263b753716 [file] [log] [blame]
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07001/*
2 * This file is part of the coreboot project.
3 *
Subrata Banikd83face2018-03-08 14:04:52 +05304 * Copyright (C) 2016-2018 Intel Corp.
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07005 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#define __SIMPLE_DEVICE__
19
20#include <assert.h>
21#include <console/console.h>
22#include <device/pci.h>
23#include <intelblocks/lpc_lib.h>
24#include <lib.h>
25#include "lpc_def.h"
26#include <soc/pci_devs.h>
27
Subrata Banikd83face2018-03-08 14:04:52 +053028uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070029{
30 uint16_t reg_io_enables;
31
32 reg_io_enables = pci_read_config16(PCH_DEV_LPC, LPC_IO_ENABLES);
33 io_enables |= reg_io_enables;
34 pci_write_config16(PCH_DEV_LPC, LPC_IO_ENABLES, io_enables);
Subrata Banikd83face2018-03-08 14:04:52 +053035
36 return io_enables;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070037}
38
39/*
40 * Find the first unused IO window.
41 * Returns -1 if not found, 0 for reg 0x84, 1 for reg 0x88 ...
42 */
43static int find_unused_pmio_window(void)
44{
45 int i;
46 uint32_t lgir;
47
48 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
49 lgir = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i));
50
51 if (!(lgir & LPC_LGIR_EN))
52 return i;
53 }
54
55 return -1;
56}
57
58void lpc_close_pmio_windows(void)
59{
60 size_t i;
61
62 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
63 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), 0);
64}
65
66void lpc_open_pmio_window(uint16_t base, uint16_t size)
67{
Lijian Zhaoe6db1892018-04-13 16:27:38 -070068 int i, lgir_reg_num;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070069 uint32_t lgir_reg_offset, lgir, window_size, alignment;
70 resource_t bridged_size, bridge_base;
71
72 printk(BIOS_SPEW, "LPC: Trying to open IO window from %x size %x\n",
73 base, size);
74
75 bridged_size = 0;
76 bridge_base = base;
77
78 while (bridged_size < size) {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070079 /* Each IO range register can only open a 256-byte window. */
80 window_size = MIN(size, LPC_LGIR_MAX_WINDOW_SIZE);
81
82 /* Window size must be a power of two for the AMASK to work. */
Paul Menzelfa7d2a02017-10-27 15:54:26 +020083 alignment = 1UL << (log2_ceil(window_size));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070084 window_size = ALIGN_UP(window_size, alignment);
85
86 /* Address[15:2] in LGIR[15:12] and Mask[7:2] in LGIR[23:18]. */
87 lgir = (bridge_base & LPC_LGIR_ADDR_MASK) | LPC_LGIR_EN;
88 lgir |= ((window_size - 1) << 16) & LPC_LGIR_AMASK_MASK;
89
Lijian Zhaoe6db1892018-04-13 16:27:38 -070090 /* Skip programming if same range already programmed. */
91 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
92 if (lgir == pci_read_config32(PCH_DEV_LPC,
93 LPC_GENERIC_IO_RANGE(i)))
94 return;
95 }
96
97 lgir_reg_num = find_unused_pmio_window();
98 if (lgir_reg_num < 0) {
99 printk(BIOS_ERR,
100 "LPC: Cannot open IO window: %llx size %llx\n",
101 bridge_base, size - bridged_size);
102 printk(BIOS_ERR, "No more IO windows\n");
103 return;
104 }
105 lgir_reg_offset = LPC_GENERIC_IO_RANGE(lgir_reg_num);
106
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700107 pci_write_config32(PCH_DEV_LPC, lgir_reg_offset, lgir);
108
109 printk(BIOS_DEBUG,
110 "LPC: Opened IO window LGIR%d: base %llx size %x\n",
111 lgir_reg_num, bridge_base, window_size);
112
113 bridged_size += window_size;
114 bridge_base += window_size;
115 }
116}
117
118void lpc_open_mmio_window(uintptr_t base, size_t size)
119{
120 uint32_t lgmr;
121
122 lgmr = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE);
123
124 if (lgmr & LPC_LGMR_EN) {
125 printk(BIOS_ERR,
126 "LPC: Cannot open window to resource %lx size %zx\n",
127 base, size);
128 printk(BIOS_ERR, "LPC: MMIO window already in use\n");
129 return;
130 }
131
132 if (size > LPC_LGMR_WINDOW_SIZE) {
133 printk(BIOS_WARNING,
134 "LPC: Resource %lx size %zx larger than window(%x)\n",
135 base, size, LPC_LGMR_WINDOW_SIZE);
136 }
137
138 lgmr = (base & LPC_LGMR_ADDR_MASK) | LPC_LGMR_EN;
139
140 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE, lgmr);
141}
142
143bool lpc_fits_fixed_mmio_window(uintptr_t base, size_t size)
144{
145 resource_t res_end, range_end;
146 const struct lpc_mmio_range *range;
147 const struct lpc_mmio_range *lpc_fixed_mmio_ranges =
148 soc_get_fixed_mmio_ranges();
149
150 for (range = lpc_fixed_mmio_ranges; range->size; range++) {
151 range_end = range->base + range->size;
152 res_end = base + size;
153
154 if ((base >= range->base) && (res_end <= range_end)) {
155 printk(BIOS_DEBUG,
156 "Resource %lx size %zx fits in fixed window"
157 " %lx size %zx\n",
158 base, size, range->base, range->size);
159 return true;
160 }
161 }
162 return false;
163}
164
165/*
166 * Set FAST_SPIBAR BIOS Control register based on input bit field.
167 */
168static void lpc_set_bios_control_reg(uint8_t bios_cntl_bit)
169{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200170#if defined(__SIMPLE_DEVICE__)
171 pci_devfn_t dev = PCH_DEV_LPC;
172#else
173 struct device *dev = PCH_DEV_LPC;
174#endif
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700175 uint8_t bc_cntl;
176
Jonathan Neuschäfer3a182f72017-09-23 17:09:36 +0200177 assert(IS_POWER_OF_2(bios_cntl_bit));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700178 bc_cntl = pci_read_config8(dev, LPC_BIOS_CNTL);
179 bc_cntl |= bios_cntl_bit;
180 pci_write_config8(dev, LPC_BIOS_CNTL, bc_cntl);
181
182 /*
183 * Ensure an additional read back after performing lock down
184 */
185 pci_read_config8(PCH_DEV_LPC, LPC_BIOS_CNTL);
186}
187
188/*
189* Set LPC BIOS Control BILD bit.
190*/
191void lpc_set_bios_interface_lock_down(void)
192{
193 lpc_set_bios_control_reg(LPC_BC_BILD);
194}
195
196/*
197* Set LPC BIOS Control LE bit.
198*/
199void lpc_set_lock_enable(void)
200{
201 lpc_set_bios_control_reg(LPC_BC_LE);
202}
203
204/*
205* Set LPC BIOS Control EISS bit.
206*/
207void lpc_set_eiss(void)
208{
209 lpc_set_bios_control_reg(LPC_BC_EISS);
210}
211
212/*
213* Set LPC Serial IRQ mode.
214*/
215void lpc_set_serirq_mode(enum serirq_mode mode)
216{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200217#if defined(__SIMPLE_DEVICE__)
218 pci_devfn_t dev = PCH_DEV_LPC;
219#else
220 struct device *dev = PCH_DEV_LPC;
221#endif
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700222 uint8_t scnt;
223
224 scnt = pci_read_config8(dev, LPC_SERIRQ_CTL);
225 scnt &= ~(LPC_SCNT_EN | LPC_SCNT_MODE);
226
227 switch (mode) {
228 case SERIRQ_QUIET:
229 scnt |= LPC_SCNT_EN;
230 break;
231 case SERIRQ_CONTINUOUS:
232 scnt |= LPC_SCNT_EN | LPC_SCNT_MODE;
233 break;
234 case SERIRQ_OFF:
235 default:
236 break;
237 }
238
239 pci_write_config8(dev, LPC_SERIRQ_CTL, scnt);
240}
241
242
243void lpc_io_setup_comm_a_b(void)
244{
Subrata Banikd83face2018-03-08 14:04:52 +0530245 /* ComA Range 3F8h-3FFh [2:0] */
246 uint16_t com_ranges = LPC_IOD_COMA_RANGE;
247 uint16_t com_enable = LPC_IOE_COMA_EN;
248
249 /* ComB Range 2F8h-2FFh [6:4] */
250 if (IS_ENABLED(CONFIG_SOC_INTEL_COMMON_BLOCK_LPC_COMB_ENABLE)) {
251 com_ranges |= LPC_IOD_COMB_RANGE;
252 com_enable |= LPC_IOE_COMB_EN;
253 }
254
255 /* Setup I/O Decode Range Register for LPC */
256 pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, com_ranges);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700257 /* Enable ComA and ComB Port */
Subrata Banikd83face2018-03-08 14:04:52 +0530258 lpc_enable_fixed_io_ranges(com_enable);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700259}
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700260
261static void lpc_set_gen_decode_range(
262 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES])
263{
264 size_t i;
265
266 /* Set in PCI generic decode range registers */
267 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
268 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i),
269 gen_io_dec[i]);
270}
271
272static void pch_lpc_interrupt_init(void)
273{
274 const struct device *dev;
275
276 dev = dev_find_slot(0, PCI_DEVFN(PCH_DEV_SLOT_LPC, 0));
277 if (!dev || !dev->chip_info)
278 return;
279
280 soc_pch_pirq_init(dev);
281}
282
283void pch_enable_lpc(void)
284{
285 /* Lookup device tree in romstage */
286 const struct device *dev;
287 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES];
288
289 dev = dev_find_slot(0, PCI_DEVFN(PCH_DEV_SLOT_LPC, 0));
290 if (!dev || !dev->chip_info)
291 return;
292
293 soc_get_gen_io_dec_range(dev, gen_io_dec);
294 lpc_set_gen_decode_range(gen_io_dec);
295 soc_setup_dmi_pcr_io_dec(gen_io_dec);
296 if (ENV_RAMSTAGE)
297 pch_lpc_interrupt_init();
298}
299
300void lpc_enable_pci_clk_cntl(void)
301{
302 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, LPC_PCCTL_CLKRUN_EN);
303}