blob: 3ad2176c1161615bd647dd5751e05d46e28f393c [file] [log] [blame]
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07001/*
2 * This file is part of the coreboot project.
3 *
Subrata Banikd83face2018-03-08 14:04:52 +05304 * Copyright (C) 2016-2018 Intel Corp.
Ravi Sarawadiefa606b2017-08-04 16:26:09 -07005 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#define __SIMPLE_DEVICE__
19
20#include <assert.h>
21#include <console/console.h>
22#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020023#include <device/pci_ops.h>
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070024#include <intelblocks/lpc_lib.h>
25#include <lib.h>
26#include "lpc_def.h"
27#include <soc/pci_devs.h>
28
Subrata Banikd83face2018-03-08 14:04:52 +053029uint16_t lpc_enable_fixed_io_ranges(uint16_t io_enables)
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070030{
31 uint16_t reg_io_enables;
32
33 reg_io_enables = pci_read_config16(PCH_DEV_LPC, LPC_IO_ENABLES);
34 io_enables |= reg_io_enables;
35 pci_write_config16(PCH_DEV_LPC, LPC_IO_ENABLES, io_enables);
Subrata Banikd83face2018-03-08 14:04:52 +053036
37 return io_enables;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070038}
39
Wim Vervoorne6db9102020-02-03 14:57:40 +010040uint16_t lpc_get_fixed_io_decode(void)
41{
42 return pci_read_config16(PCH_DEV_LPC, LPC_IO_DECODE);
43}
44
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070045/*
46 * Find the first unused IO window.
47 * Returns -1 if not found, 0 for reg 0x84, 1 for reg 0x88 ...
48 */
49static int find_unused_pmio_window(void)
50{
51 int i;
52 uint32_t lgir;
53
54 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
55 lgir = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i));
56
57 if (!(lgir & LPC_LGIR_EN))
58 return i;
59 }
60
61 return -1;
62}
63
64void lpc_close_pmio_windows(void)
65{
66 size_t i;
67
68 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
69 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i), 0);
70}
71
72void lpc_open_pmio_window(uint16_t base, uint16_t size)
73{
Lijian Zhaoe6db1892018-04-13 16:27:38 -070074 int i, lgir_reg_num;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070075 uint32_t lgir_reg_offset, lgir, window_size, alignment;
76 resource_t bridged_size, bridge_base;
77
78 printk(BIOS_SPEW, "LPC: Trying to open IO window from %x size %x\n",
79 base, size);
80
81 bridged_size = 0;
82 bridge_base = base;
83
84 while (bridged_size < size) {
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070085 /* Each IO range register can only open a 256-byte window. */
86 window_size = MIN(size, LPC_LGIR_MAX_WINDOW_SIZE);
87
John Zhao1ceac4e2019-07-09 14:27:28 -070088 if (window_size <= 0)
John Zhao2bb432e2019-05-21 19:32:51 -070089 return;
90
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070091 /* Window size must be a power of two for the AMASK to work. */
Paul Menzelfa7d2a02017-10-27 15:54:26 +020092 alignment = 1UL << (log2_ceil(window_size));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -070093 window_size = ALIGN_UP(window_size, alignment);
94
95 /* Address[15:2] in LGIR[15:12] and Mask[7:2] in LGIR[23:18]. */
96 lgir = (bridge_base & LPC_LGIR_ADDR_MASK) | LPC_LGIR_EN;
97 lgir |= ((window_size - 1) << 16) & LPC_LGIR_AMASK_MASK;
98
Lijian Zhaoe6db1892018-04-13 16:27:38 -070099 /* Skip programming if same range already programmed. */
100 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++) {
101 if (lgir == pci_read_config32(PCH_DEV_LPC,
102 LPC_GENERIC_IO_RANGE(i)))
103 return;
104 }
105
106 lgir_reg_num = find_unused_pmio_window();
107 if (lgir_reg_num < 0) {
108 printk(BIOS_ERR,
109 "LPC: Cannot open IO window: %llx size %llx\n",
110 bridge_base, size - bridged_size);
111 printk(BIOS_ERR, "No more IO windows\n");
112 return;
113 }
114 lgir_reg_offset = LPC_GENERIC_IO_RANGE(lgir_reg_num);
115
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700116 pci_write_config32(PCH_DEV_LPC, lgir_reg_offset, lgir);
117
118 printk(BIOS_DEBUG,
119 "LPC: Opened IO window LGIR%d: base %llx size %x\n",
120 lgir_reg_num, bridge_base, window_size);
121
122 bridged_size += window_size;
123 bridge_base += window_size;
124 }
125}
126
127void lpc_open_mmio_window(uintptr_t base, size_t size)
128{
129 uint32_t lgmr;
130
131 lgmr = pci_read_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE);
132
133 if (lgmr & LPC_LGMR_EN) {
134 printk(BIOS_ERR,
135 "LPC: Cannot open window to resource %lx size %zx\n",
136 base, size);
137 printk(BIOS_ERR, "LPC: MMIO window already in use\n");
138 return;
139 }
140
141 if (size > LPC_LGMR_WINDOW_SIZE) {
142 printk(BIOS_WARNING,
143 "LPC: Resource %lx size %zx larger than window(%x)\n",
144 base, size, LPC_LGMR_WINDOW_SIZE);
145 }
146
147 lgmr = (base & LPC_LGMR_ADDR_MASK) | LPC_LGMR_EN;
148
149 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_MEM_RANGE, lgmr);
150}
151
152bool lpc_fits_fixed_mmio_window(uintptr_t base, size_t size)
153{
154 resource_t res_end, range_end;
155 const struct lpc_mmio_range *range;
156 const struct lpc_mmio_range *lpc_fixed_mmio_ranges =
157 soc_get_fixed_mmio_ranges();
158
159 for (range = lpc_fixed_mmio_ranges; range->size; range++) {
160 range_end = range->base + range->size;
161 res_end = base + size;
162
163 if ((base >= range->base) && (res_end <= range_end)) {
164 printk(BIOS_DEBUG,
165 "Resource %lx size %zx fits in fixed window"
166 " %lx size %zx\n",
167 base, size, range->base, range->size);
168 return true;
169 }
170 }
171 return false;
172}
173
174/*
175 * Set FAST_SPIBAR BIOS Control register based on input bit field.
176 */
177static void lpc_set_bios_control_reg(uint8_t bios_cntl_bit)
178{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200179 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700180 uint8_t bc_cntl;
181
Jonathan Neuschäfer3a182f72017-09-23 17:09:36 +0200182 assert(IS_POWER_OF_2(bios_cntl_bit));
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700183 bc_cntl = pci_read_config8(dev, LPC_BIOS_CNTL);
184 bc_cntl |= bios_cntl_bit;
185 pci_write_config8(dev, LPC_BIOS_CNTL, bc_cntl);
186
187 /*
188 * Ensure an additional read back after performing lock down
189 */
190 pci_read_config8(PCH_DEV_LPC, LPC_BIOS_CNTL);
191}
192
193/*
194* Set LPC BIOS Control BILD bit.
195*/
196void lpc_set_bios_interface_lock_down(void)
197{
198 lpc_set_bios_control_reg(LPC_BC_BILD);
199}
200
201/*
202* Set LPC BIOS Control LE bit.
203*/
204void lpc_set_lock_enable(void)
205{
206 lpc_set_bios_control_reg(LPC_BC_LE);
207}
208
209/*
210* Set LPC BIOS Control EISS bit.
211*/
212void lpc_set_eiss(void)
213{
214 lpc_set_bios_control_reg(LPC_BC_EISS);
215}
216
217/*
218* Set LPC Serial IRQ mode.
219*/
220void lpc_set_serirq_mode(enum serirq_mode mode)
221{
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200222 pci_devfn_t dev = PCH_DEV_LPC;
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700223 uint8_t scnt;
224
225 scnt = pci_read_config8(dev, LPC_SERIRQ_CTL);
226 scnt &= ~(LPC_SCNT_EN | LPC_SCNT_MODE);
227
228 switch (mode) {
229 case SERIRQ_QUIET:
230 scnt |= LPC_SCNT_EN;
231 break;
232 case SERIRQ_CONTINUOUS:
233 scnt |= LPC_SCNT_EN | LPC_SCNT_MODE;
234 break;
235 case SERIRQ_OFF:
236 default:
237 break;
238 }
239
240 pci_write_config8(dev, LPC_SERIRQ_CTL, scnt);
241}
242
243
244void lpc_io_setup_comm_a_b(void)
245{
Subrata Banikd83face2018-03-08 14:04:52 +0530246 /* ComA Range 3F8h-3FFh [2:0] */
247 uint16_t com_ranges = LPC_IOD_COMA_RANGE;
248 uint16_t com_enable = LPC_IOE_COMA_EN;
249
250 /* ComB Range 2F8h-2FFh [6:4] */
Julius Wernercd49cce2019-03-05 16:53:33 -0800251 if (CONFIG(SOC_INTEL_COMMON_BLOCK_LPC_COMB_ENABLE)) {
Subrata Banikd83face2018-03-08 14:04:52 +0530252 com_ranges |= LPC_IOD_COMB_RANGE;
253 com_enable |= LPC_IOE_COMB_EN;
254 }
255
256 /* Setup I/O Decode Range Register for LPC */
257 pci_write_config16(PCH_DEV_LPC, LPC_IO_DECODE, com_ranges);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700258 /* Enable ComA and ComB Port */
Subrata Banikd83face2018-03-08 14:04:52 +0530259 lpc_enable_fixed_io_ranges(com_enable);
Ravi Sarawadiefa606b2017-08-04 16:26:09 -0700260}
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700261
262static void lpc_set_gen_decode_range(
263 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES])
264{
265 size_t i;
266
267 /* Set in PCI generic decode range registers */
268 for (i = 0; i < LPC_NUM_GENERIC_IO_RANGES; i++)
269 pci_write_config32(PCH_DEV_LPC, LPC_GENERIC_IO_RANGE(i),
270 gen_io_dec[i]);
271}
272
273static void pch_lpc_interrupt_init(void)
274{
275 const struct device *dev;
276
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300277 dev = pcidev_on_root(PCH_DEV_SLOT_LPC, 0);
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300278 if (!dev)
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700279 return;
280
281 soc_pch_pirq_init(dev);
282}
283
284void pch_enable_lpc(void)
285{
286 /* Lookup device tree in romstage */
287 const struct device *dev;
288 uint32_t gen_io_dec[LPC_NUM_GENERIC_IO_RANGES];
289
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300290 dev = pcidev_on_root(PCH_DEV_SLOT_LPC, 0);
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300291 if (!dev)
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700292 return;
293
294 soc_get_gen_io_dec_range(dev, gen_io_dec);
295 lpc_set_gen_decode_range(gen_io_dec);
296 soc_setup_dmi_pcr_io_dec(gen_io_dec);
Subrata Banik42c44c22019-05-15 20:27:04 +0530297 if (ENV_PAYLOAD_LOADER)
Ravi Sarawadia9b5a392017-09-20 13:46:19 -0700298 pch_lpc_interrupt_init();
299}
300
301void lpc_enable_pci_clk_cntl(void)
302{
303 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, LPC_PCCTL_CLKRUN_EN);
304}
Nico Huberdbcf2932018-11-28 15:29:00 +0100305
306void lpc_disable_clkrun(void)
307{
308 const uint8_t pcctl = pci_read_config8(PCH_DEV_LPC, LPC_PCCTL);
309 pci_write_config8(PCH_DEV_LPC, LPC_PCCTL, pcctl & ~LPC_PCCTL_CLKRUN_EN);
310}