blob: 84b8d0093821bac8a42aa0110db505de133cc95c [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
3#include <console/console.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07004#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02007#include <option.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07008#include <pc80/isa-dma.h>
9#include <pc80/i8259.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070011#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070012#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +030013#include <acpi/acpi_gnvs.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070014#include <cpu/x86/smm.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070016#include <soc/gpio.h>
17#include <soc/iobp.h>
18#include <soc/iomap.h>
19#include <soc/lpc.h>
20#include <soc/nvs.h>
21#include <soc/pch.h>
22#include <soc/pci_devs.h>
23#include <soc/pm.h>
24#include <soc/ramstage.h>
25#include <soc/rcba.h>
Angel Pons3cc2c382020-10-23 20:38:23 +020026#include <soc/intel/broadwell/pch/chip.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070027#include <acpi/acpigen.h>
Arthur Heymans2abbe462019-06-04 14:12:01 +020028#include <southbridge/intel/common/rtc.h>
Duncan Laurie35dc00f2015-01-18 14:06:42 -080029
Duncan Lauriec88c54c2014-04-30 16:36:13 -070030static void pch_enable_ioapic(struct device *dev)
31{
32 u32 reg32;
33
Matt DeVillier81a6f102018-02-19 17:33:48 -060034 /* Assign unique bus/dev/fn for I/O APIC */
35 pci_write_config16(dev, LPC_IBDF,
36 PCH_IOAPIC_PCI_BUS << 8 | PCH_IOAPIC_PCI_SLOT << 3);
37
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080038 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070039
40 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080041 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070042
43 /* PCH-LP has 39 redirection entries */
44 reg32 &= ~0x00ff0000;
45 reg32 |= 0x00270000;
46
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080047 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070048
49 /*
50 * Select Boot Configuration register (0x03) and
51 * use Processor System Bus (0x01) to deliver interrupts.
52 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080053 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070054}
55
Matt DeVillier81a6f102018-02-19 17:33:48 -060056static void enable_hpet(struct device *dev)
57{
58 size_t i;
59
60 /* Assign unique bus/dev/fn for each HPET */
61 for (i = 0; i < 8; ++i)
62 pci_write_config16(dev, LPC_HnBDF(i),
63 PCH_HPET_PCI_BUS << 8 | PCH_HPET_PCI_SLOT << 3 | i);
64}
65
Duncan Lauriec88c54c2014-04-30 16:36:13 -070066/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
67 * 0x00 - 0000 = Reserved
68 * 0x01 - 0001 = Reserved
69 * 0x02 - 0010 = Reserved
70 * 0x03 - 0011 = IRQ3
71 * 0x04 - 0100 = IRQ4
72 * 0x05 - 0101 = IRQ5
73 * 0x06 - 0110 = IRQ6
74 * 0x07 - 0111 = IRQ7
75 * 0x08 - 1000 = Reserved
76 * 0x09 - 1001 = IRQ9
77 * 0x0A - 1010 = IRQ10
78 * 0x0B - 1011 = IRQ11
79 * 0x0C - 1100 = IRQ12
80 * 0x0D - 1101 = Reserved
81 * 0x0E - 1110 = IRQ14
82 * 0x0F - 1111 = IRQ15
83 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
84 * 0x80 - The PIRQ is not routed.
85 */
86
Elyes HAOUAS040aff22018-05-27 16:30:36 +020087static void pch_pirq_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070088{
Elyes HAOUAS040aff22018-05-27 16:30:36 +020089 struct device *irq_dev;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070090
Angel Pons4a6c0a32020-07-25 15:11:15 +020091 const uint8_t pirq = 0x80;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070092
Angel Pons4a6c0a32020-07-25 15:11:15 +020093 pci_write_config8(dev, PIRQA_ROUT, pirq);
94 pci_write_config8(dev, PIRQB_ROUT, pirq);
95 pci_write_config8(dev, PIRQC_ROUT, pirq);
96 pci_write_config8(dev, PIRQD_ROUT, pirq);
97
98 pci_write_config8(dev, PIRQE_ROUT, pirq);
99 pci_write_config8(dev, PIRQF_ROUT, pirq);
100 pci_write_config8(dev, PIRQG_ROUT, pirq);
101 pci_write_config8(dev, PIRQH_ROUT, pirq);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700102
Elyes HAOUAS4a83f1c2016-08-25 21:07:59 +0200103 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Lee Leahy26b7cd02017-03-16 18:47:55 -0700104 u8 int_pin = 0, int_line = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700105
106 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
107 continue;
108
109 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
110
111 switch (int_pin) {
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700112 case 1: /* INTA# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700113 case 2: /* INTB# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700114 case 3: /* INTC# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700115 case 4: /* INTD# */
Angel Pons4a6c0a32020-07-25 15:11:15 +0200116 int_line = pirq;
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700117 break;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700118 }
119
120 if (!int_line)
121 continue;
122
123 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
124 }
125}
126
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200127static void pch_power_options(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700128{
129 u16 reg16;
130 const char *state;
Nico Huber9faae2b2018-11-14 00:00:35 +0100131 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700132
133 /* Which state do we want to goto after g3 (power restored)?
134 * 0 == S0 Full On
135 * 1 == S5 Soft Off
136 *
137 * If the option is not existent (Laptops), use Kconfig setting.
138 */
139 get_option(&pwr_on, "power_on_after_fail");
140
141 reg16 = pci_read_config16(dev, GEN_PMCON_3);
142 reg16 &= 0xfffe;
143 switch (pwr_on) {
144 case MAINBOARD_POWER_OFF:
145 reg16 |= 1;
146 state = "off";
147 break;
148 case MAINBOARD_POWER_ON:
149 reg16 &= ~1;
150 state = "on";
151 break;
152 case MAINBOARD_POWER_KEEP:
153 reg16 &= ~1;
154 state = "state keep";
155 break;
156 default:
157 state = "undefined";
158 }
Angel Pons6fb87c22020-10-30 20:40:48 +0100159
160 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
161 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
162
163 reg16 &= ~(1 << 10);
164 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
165
166 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
167
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700168 pci_write_config16(dev, GEN_PMCON_3, reg16);
169 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
170
Angel Pons02414f82020-10-28 13:50:38 +0100171 if (dev->chip_info) {
172 const struct soc_intel_broadwell_pch_config *config = dev->chip_info;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700173
Angel Pons02414f82020-10-28 13:50:38 +0100174 /* GPE setup based on device tree configuration */
175 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
176 config->gpe0_en_3, config->gpe0_en_4);
177
178 /* SMI setup based on device tree configuration */
179 enable_alt_smi(config->alt_gp_smi_en);
180 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700181}
182
Angel Ponsf2e2b962020-10-13 20:19:40 +0200183static void pch_misc_init(struct device *dev)
184{
185 u8 reg8;
Angel Ponsf2e2b962020-10-13 20:19:40 +0200186 u32 reg32;
187
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700188 /* Prepare sleep mode */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200189 reg32 = inl(ACPI_BASE_ADDRESS + PM1_CNT);
190 reg32 &= ~SLP_TYP;
191 reg32 |= SCI_EN;
192 outl(reg32, ACPI_BASE_ADDRESS + PM1_CNT);
193
194 /* Set up NMI on errors */
195 reg8 = inb(0x61);
196 reg8 &= ~0xf0; /* Higher nibble must be 0 */
197 reg8 |= (1 << 2); /* PCI SERR# disable for now */
198 outb(reg8, 0x61);
199
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700200 /* Disable NMI sources */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200201 reg8 = inb(0x70);
202 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
203 outb(reg8, 0x70);
204
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700205 /* Indicate DRAM init done for MRC */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200206 pci_or_config8(dev, GEN_PMCON_2, 1 << 7);
207
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700208 /* Enable BIOS updates outside of SMM */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200209 pci_and_config8(dev, BIOS_CNTL, ~(1 << 5));
210
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700211 /* Clear status bits to prevent unexpected wake */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200212 RCBA32_OR(0x3310, 0x2f);
213
214 RCBA32_AND_OR(0x3f02, ~0xf, 0);
215
Kenji Chen074a0282014-09-20 01:39:20 +0800216 /* Enable PCIe Releaxed Order */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200217 RCBA32_OR(0x2314, (1 << 31) | (1 << 7)),
218 RCBA32_OR(0x1114, (1 << 15) | (1 << 14)),
219
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700220 /* Setup SERIRQ, enable continuous mode */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200221 reg8 = pci_read_config8(dev, SERIRQ_CNTL);
222 reg8 |= 1 << 7;
223
224 if (CONFIG(SERIRQ_CONTINUOUS_MODE))
225 reg8 |= 1 << 6;
226
227 pci_write_config8(dev, SERIRQ_CNTL, reg8);
228}
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700229
230/* Magic register settings for power management */
Angel Pons2436ac02020-10-13 20:03:49 +0200231static void pch_pm_init_magic(struct device *dev)
232{
233 pci_write_config8(dev, 0xa9, 0x46);
234
235 RCBA32_AND_OR(0x232c, ~1, 0);
236
237 RCBA32_OR(0x1100, 0x0000c13f);
238
239 RCBA32_AND_OR(0x2320, ~0x60, 0x10);
240
241 RCBA32(0x3314) = 0x00012fff;
242
243 RCBA32_AND_OR(0x3318, ~0x000f0330, 0x0dcf0400);
244
245 RCBA32(0x3324) = 0x04000000;
246 RCBA32(0x3368) = 0x00041400;
247 RCBA32(0x3388) = 0x3f8ddbff;
248 RCBA32(0x33ac) = 0x00007001;
249 RCBA32(0x33b0) = 0x00181900;
250 RCBA32(0x33c0) = 0x00060A00;
251 RCBA32(0x33d0) = 0x06200840;
252 RCBA32(0x3a28) = 0x01010101;
253 RCBA32(0x3a2c) = 0x040c0404;
254 RCBA32(0x3a9c) = 0x9000000a;
255 RCBA32(0x2b1c) = 0x03808033;
256 RCBA32(0x2b34) = 0x80000009;
257 RCBA32(0x3348) = 0x022ddfff;
258 RCBA32(0x334c) = 0x00000001;
259 RCBA32(0x3358) = 0x0001c000;
260 RCBA32(0x3380) = 0x3f8ddbff;
261 RCBA32(0x3384) = 0x0001c7e1;
262 RCBA32(0x338c) = 0x0001c7e1;
263 RCBA32(0x3398) = 0x0001c000;
264 RCBA32(0x33a8) = 0x00181900;
265 RCBA32(0x33dc) = 0x00080000;
266 RCBA32(0x33e0) = 0x00000001;
267 RCBA32(0x3a20) = 0x0000040c;
268 RCBA32(0x3a24) = 0x01010101;
269 RCBA32(0x3a30) = 0x01010101;
270
271 pci_update_config32(dev, 0xac, ~0x00200000, 0);
272
273 RCBA32_OR(0x0410, 0x00000003);
274 RCBA32_OR(0x2618, 0x08000000);
275 RCBA32_OR(0x2300, 0x00000002);
276 RCBA32_OR(0x2600, 0x00000008);
277
278 RCBA32(0x33b4) = 0x00007001;
279 RCBA32(0x3350) = 0x022ddfff;
280 RCBA32(0x3354) = 0x00000001;
281
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700282 /* Power Optimizer */
Angel Pons2436ac02020-10-13 20:03:49 +0200283 RCBA32_OR(0x33d4, 0x08000000);
284 RCBA32_OR(0x33c8, 0x00000080);
285
286 RCBA32(0x2b10) = 0x0000883c;
287 RCBA32(0x2b14) = 0x1e0a4616;
288 RCBA32(0x2b24) = 0x40000005;
289 RCBA32(0x2b20) = 0x0005db01;
290 RCBA32(0x3a80) = 0x05145005;
291 RCBA32(0x3a84) = 0x00001005;
292
293 RCBA32_OR(0x33d4, 0x2fff2fb1);
294 RCBA32_OR(0x33c8, 0x00008000);
295}
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700296
297static void pch_enable_mphy(void)
298{
299 u32 gpio71_native = gpio_is_native(71);
300 u32 data_and = 0xffffffff;
301 u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
302
303 if (gpio71_native) {
304 data_or |= (1 << 0);
305 if (pch_is_wpt()) {
306 data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
307 data_or |= (1 << 5) | (1 << 4);
308
309 if (pch_is_wpt_ulx()) {
310 /* Check if SATA and USB3 MPHY are enabled */
311 u32 strap19 = pch_read_soft_strap(19);
312 strap19 &= ((1 << 31) | (1 << 30));
313 strap19 >>= 30;
314 if (strap19 == 3) {
315 data_or |= (1 << 3);
316 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
317 "control in single domain\n");
318 } else if (strap19 == 0) {
319 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
320 "control in split domains\n");
321 } else {
322 printk(BIOS_DEBUG, "Invalid PCH Soft "
323 "Strap 19 configuration\n");
324 }
325 } else {
326 data_or |= (1 << 3);
327 }
328 }
329 }
330
331 pch_iobp_update(0xCF000000, data_and, data_or);
332}
333
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700334static void pch_init_deep_sx(struct device *dev)
335{
Angel Pons02414f82020-10-28 13:50:38 +0100336 const struct soc_intel_broadwell_pch_config *config = dev->chip_info;
337
338 if (!config)
339 return;
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700340
341 if (config->deep_sx_enable_ac) {
342 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_AC);
343 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_AC);
344 }
345
346 if (config->deep_sx_enable_dc) {
347 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_DC);
348 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_DC);
349 }
350
351 if (config->deep_sx_enable_ac || config->deep_sx_enable_dc)
352 RCBA32_OR(DEEP_SX_CONFIG,
353 DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
354}
355
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700356/* Power Management init */
357static void pch_pm_init(struct device *dev)
358{
359 printk(BIOS_DEBUG, "PCH PM init\n");
360
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700361 pch_init_deep_sx(dev);
362
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700363 pch_enable_mphy();
364
Angel Pons2436ac02020-10-13 20:03:49 +0200365 pch_pm_init_magic(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700366
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700367 if (pch_is_wpt()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700368 RCBA32_OR(0x33e0, (1 << 4) | (1 << 1));
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700369 RCBA32_OR(0x2b1c, (1 << 22) | (1 << 14) | (1 << 13));
370 RCBA32(0x33e4) = 0x16bf0002;
371 RCBA32_OR(0x33e4, 0x1);
372 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700373
374 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
375
376 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
377 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
378 RCBA32_OR(0x2b1c, (1 << 29));
379
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700380}
381
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200382static void pch_cg_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700383{
384 u32 reg32;
385 u16 reg16;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300386 struct device *igd_dev = pcidev_path_on_root(SA_DEVFN_IGD);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700387
388 /* DMI */
389 RCBA32_OR(0x2234, 0xf);
390
391 reg16 = pci_read_config16(dev, GEN_PMCON_1);
392 reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
393 if (pch_is_wpt())
394 reg16 &= ~(1 << 11);
395 else
396 reg16 |= (1 << 11);
397 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12);
398 reg16 |= (1 << 2); // PCI CLKRUN# Enable
399 pci_write_config16(dev, GEN_PMCON_1, reg16);
400
401 /*
402 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
403 * RCBA + 0x2614[23:16] = 0x20
404 * RCBA + 0x2614[30:28] = 0x0
405 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
406 */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700407 RCBA32_AND_OR(0x2614, ~0x64ff0000, 0x0a206500);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700408
409 /* Check for 0:2.0@0x08 >= 0x0b */
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300410 if (pch_is_wpt() || pci_read_config8(igd_dev, 0x8) >= 0x0b)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700411 RCBA32_OR(0x2614, (1 << 26));
412
413 RCBA32_OR(0x900, 0x0000031f);
414
415 reg32 = RCBA32(CG);
416 if (RCBA32(0x3454) & (1 << 4))
417 reg32 &= ~(1 << 29); // LPC Dynamic
418 else
419 reg32 |= (1 << 29); // LPC Dynamic
420 reg32 |= (1 << 31); // LP LPC
421 reg32 |= (1 << 30); // LP BLA
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700422 if (RCBA32(0x3454) & (1 << 4))
423 reg32 &= ~(1 << 29);
424 else
425 reg32 |= (1 << 29);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700426 reg32 |= (1 << 28); // GPIO Dynamic
427 reg32 |= (1 << 27); // HPET Dynamic
428 reg32 |= (1 << 26); // Generic Platform Event Clock
429 if (RCBA32(BUC) & PCH_DISABLE_GBE)
430 reg32 |= (1 << 23); // GbE Static
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700431 if (RCBA32(FD) & PCH_DISABLE_HD_AUDIO)
432 reg32 |= (1 << 21); // HDA Static
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700433 reg32 |= (1 << 22); // HDA Dynamic
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700434 RCBA32(CG) = reg32;
435
436 /* PCH-LP LPC */
437 if (pch_is_wpt())
438 RCBA32_AND_OR(0x3434, ~0x1f, 0x17);
439 else
440 RCBA32_OR(0x3434, 0x7);
441
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700442 /* SPI */
443 RCBA32_OR(0x38c0, 0x3c07);
444
445 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
446}
447
448static void pch_set_acpi_mode(void)
449{
Kyösti Mälkkiad882c32020-06-02 05:05:30 +0300450 if (!acpi_is_wakeup_s3()) {
Kyösti Mälkkib6585482020-06-01 15:11:14 +0300451 apm_control(APM_CNT_ACPI_DISABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700452 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700453}
454
455static void lpc_init(struct device *dev)
456{
457 /* Legacy initialization */
458 isa_dma_init();
Arthur Heymans2abbe462019-06-04 14:12:01 +0200459 sb_rtc_init();
Angel Ponsf2e2b962020-10-13 20:19:40 +0200460 pch_misc_init(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700461
462 /* Interrupt configuration */
463 pch_enable_ioapic(dev);
464 pch_pirq_init(dev);
465 setup_i8259();
466 i8259_configure_irq_trigger(9, 1);
Matt DeVillier81a6f102018-02-19 17:33:48 -0600467 enable_hpet(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700468
469 /* Initialize power management */
470 pch_power_options(dev);
471 pch_pm_init(dev);
472 pch_cg_init(dev);
473
474 pch_set_acpi_mode();
475}
476
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200477static void pch_lpc_add_mmio_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700478{
479 u32 reg;
480 struct resource *res;
481 const u32 default_decode_base = IO_APIC_ADDR;
482
483 /*
484 * Just report all resources from IO-APIC base to 4GiB. Don't mark
485 * them reserved as that may upset the OS if this range is marked
486 * as reserved in the e820.
487 */
488 res = new_resource(dev, OIC);
489 res->base = default_decode_base;
490 res->size = 0 - default_decode_base;
491 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
492
493 /* RCBA */
Lee Leahy6ef51922017-03-17 10:56:08 -0700494 if (default_decode_base > RCBA_BASE_ADDRESS) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700495 res = new_resource(dev, RCBA);
496 res->base = RCBA_BASE_ADDRESS;
497 res->size = 16 * 1024;
498 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700499 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700500 }
501
502 /* Check LPC Memory Decode register. */
503 reg = pci_read_config32(dev, LGMR);
504 if (reg & 1) {
505 reg &= ~0xffff;
506 if (reg < default_decode_base) {
507 res = new_resource(dev, LGMR);
508 res->base = reg;
509 res->size = 16 * 1024;
510 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700511 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700512 }
513 }
514}
515
516/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
517#define LPC_DEFAULT_IO_RANGE_LOWER 0
518#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
519
Julius Werner7c712bb2019-05-01 16:51:20 -0700520static inline int pch_io_range_in_default(int base, int size)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700521{
522 /* Does it start above the range? */
523 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
524 return 0;
525
526 /* Is it entirely contained? */
527 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
528 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
529 return 1;
530
531 /* This will return not in range for partial overlaps. */
532 return 0;
533}
534
535/*
536 * Note: this function assumes there is no overlap with the default LPC device's
537 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
538 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200539static void pch_lpc_add_io_resource(struct device *dev, u16 base, u16 size,
540 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700541{
542 struct resource *res;
543
544 if (pch_io_range_in_default(base, size))
545 return;
546
547 res = new_resource(dev, index);
548 res->base = base;
549 res->size = size;
550 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
551}
552
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200553static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
554 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700555{
556 /*
557 * Check if the register is enabled. If so and the base exceeds the
Martin Rothde7ed6f2014-12-07 14:58:18 -0700558 * device's default claim range add the resource.
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700559 */
560 if (reg_value & 1) {
561 u16 base = reg_value & 0xfffc;
562 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
563 pch_lpc_add_io_resource(dev, base, size, index);
564 }
565}
566
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200567static void pch_lpc_add_io_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700568{
569 struct resource *res;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700570
571 /* Add the default claimed IO range for the LPC device. */
572 res = new_resource(dev, 0);
573 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
574 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
575 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
576
577 /* GPIOBASE */
578 pch_lpc_add_io_resource(dev, GPIO_BASE_ADDRESS,
579 GPIO_BASE_SIZE, GPIO_BASE);
580
581 /* PMBASE */
582 pch_lpc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, PMBASE);
583
584 /* LPC Generic IO Decode range. */
Angel Pons02414f82020-10-28 13:50:38 +0100585 if (dev->chip_info) {
586 const struct soc_intel_broadwell_pch_config *config = dev->chip_info;
587 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
588 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
589 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
590 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
591 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700592}
593
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200594static void pch_lpc_read_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700595{
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700596 /* Get the normal PCI resources of this device. */
597 pci_dev_read_resources(dev);
598
599 /* Add non-standard MMIO resources. */
600 pch_lpc_add_mmio_resources(dev);
601
602 /* Add IO resources. */
603 pch_lpc_add_io_resources(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700604}
605
Kyösti Mälkki4b4e9952020-06-28 21:28:54 +0300606void soc_fill_gnvs(struct global_nvs *gnvs)
607{
608 /* Set unknown wake source */
609 gnvs->pm1i = -1;
Kyösti Mälkki4b4e9952020-06-28 21:28:54 +0300610}
611
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700612static unsigned long broadwell_write_acpi_tables(const struct device *device,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800613 unsigned long current,
614 struct acpi_rsdp *rsdp)
615{
Julius Wernercd49cce2019-03-05 16:53:33 -0800616 if (CONFIG(INTEL_PCH_UART_CONSOLE))
Duncan Laurie93bbd412017-11-11 20:03:29 -0800617 current = acpi_write_dbg2_pci_uart(rsdp, current,
618 (CONFIG_INTEL_PCH_UART_CONSOLE_NUMBER == 1) ?
619 PCH_DEV_UART1 : PCH_DEV_UART0,
620 ACPI_ACCESS_SIZE_BYTE_ACCESS);
621 return acpi_write_hpet(device, current, rsdp);
622}
623
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700624static struct device_operations device_ops = {
625 .read_resources = &pch_lpc_read_resources,
626 .set_resources = &pci_dev_set_resources,
627 .enable_resources = &pci_dev_enable_resources,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800628 .write_acpi_tables = broadwell_write_acpi_tables,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700629 .init = &lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100630 .scan_bus = &scan_static_bus,
Angel Ponscb2080f2020-10-23 15:45:44 +0200631 .ops_pci = &pci_dev_ops_pci,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700632};
633
634static const unsigned short pci_device_ids[] = {
635 PCH_LPT_LP_SAMPLE,
636 PCH_LPT_LP_PREMIUM,
637 PCH_LPT_LP_MAINSTREAM,
638 PCH_LPT_LP_VALUE,
639 PCH_WPT_HSW_U_SAMPLE,
640 PCH_WPT_BDW_U_SAMPLE,
641 PCH_WPT_BDW_U_PREMIUM,
642 PCH_WPT_BDW_U_BASE,
643 PCH_WPT_BDW_Y_SAMPLE,
644 PCH_WPT_BDW_Y_PREMIUM,
645 PCH_WPT_BDW_Y_BASE,
646 PCH_WPT_BDW_H,
647 0
648};
649
650static const struct pci_driver pch_lpc __pci_driver = {
651 .ops = &device_ops,
652 .vendor = PCI_VENDOR_ID_INTEL,
653 .devices = pci_device_ids,
654};