blob: 850583b76323964c66e8ffa652f6fff003b14b0b [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2014 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015 */
16
17#include <console/console.h>
18#include <delay.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
22#include <pc80/mc146818rtc.h>
23#include <pc80/isa-dma.h>
24#include <pc80/i8259.h>
25#include <arch/io.h>
26#include <arch/ioapic.h>
27#include <arch/acpi.h>
28#include <cpu/cpu.h>
29#include <cpu/x86/smm.h>
30#include <cbmem.h>
31#include <reg_script.h>
32#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070033#include <soc/gpio.h>
34#include <soc/iobp.h>
35#include <soc/iomap.h>
36#include <soc/lpc.h>
37#include <soc/nvs.h>
38#include <soc/pch.h>
39#include <soc/pci_devs.h>
40#include <soc/pm.h>
41#include <soc/ramstage.h>
42#include <soc/rcba.h>
43#include <soc/intel/broadwell/chip.h>
Vladimir Serbinenkob219da82014-11-09 03:29:30 +010044#include <arch/acpi.h>
45#include <arch/acpigen.h>
46#include <cpu/cpu.h>
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -070047#include <vboot/vbnv.h>
48#include <vboot/vbnv_layout.h>
Duncan Laurie35dc00f2015-01-18 14:06:42 -080049
Duncan Lauriec88c54c2014-04-30 16:36:13 -070050static void pch_enable_ioapic(struct device *dev)
51{
52 u32 reg32;
53
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080054 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070055
56 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080057 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070058
59 /* PCH-LP has 39 redirection entries */
60 reg32 &= ~0x00ff0000;
61 reg32 |= 0x00270000;
62
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080063 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070064
65 /*
66 * Select Boot Configuration register (0x03) and
67 * use Processor System Bus (0x01) to deliver interrupts.
68 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080069 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070070}
71
72/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
73 * 0x00 - 0000 = Reserved
74 * 0x01 - 0001 = Reserved
75 * 0x02 - 0010 = Reserved
76 * 0x03 - 0011 = IRQ3
77 * 0x04 - 0100 = IRQ4
78 * 0x05 - 0101 = IRQ5
79 * 0x06 - 0110 = IRQ6
80 * 0x07 - 0111 = IRQ7
81 * 0x08 - 1000 = Reserved
82 * 0x09 - 1001 = IRQ9
83 * 0x0A - 1010 = IRQ10
84 * 0x0B - 1011 = IRQ11
85 * 0x0C - 1100 = IRQ12
86 * 0x0D - 1101 = Reserved
87 * 0x0E - 1110 = IRQ14
88 * 0x0F - 1111 = IRQ15
89 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
90 * 0x80 - The PIRQ is not routed.
91 */
92
93static void pch_pirq_init(device_t dev)
94{
95 device_t irq_dev;
96 config_t *config = dev->chip_info;
97
98 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
99 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
100 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
101 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
102
103 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
104 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
105 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
106 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
107
Elyes HAOUAS4a83f1c2016-08-25 21:07:59 +0200108 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700109 u8 int_pin=0, int_line=0;
110
111 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
112 continue;
113
114 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
115
116 switch (int_pin) {
117 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
118 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
119 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
120 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
121 }
122
123 if (!int_line)
124 continue;
125
126 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
127 }
128}
129
130static void pch_power_options(device_t dev)
131{
132 u16 reg16;
133 const char *state;
134 /* Get the chip configuration */
135 config_t *config = dev->chip_info;
136 int pwr_on=CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
137
138 /* Which state do we want to goto after g3 (power restored)?
139 * 0 == S0 Full On
140 * 1 == S5 Soft Off
141 *
142 * If the option is not existent (Laptops), use Kconfig setting.
143 */
144 get_option(&pwr_on, "power_on_after_fail");
145
146 reg16 = pci_read_config16(dev, GEN_PMCON_3);
147 reg16 &= 0xfffe;
148 switch (pwr_on) {
149 case MAINBOARD_POWER_OFF:
150 reg16 |= 1;
151 state = "off";
152 break;
153 case MAINBOARD_POWER_ON:
154 reg16 &= ~1;
155 state = "on";
156 break;
157 case MAINBOARD_POWER_KEEP:
158 reg16 &= ~1;
159 state = "state keep";
160 break;
161 default:
162 state = "undefined";
163 }
164 pci_write_config16(dev, GEN_PMCON_3, reg16);
165 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
166
167 /* GPE setup based on device tree configuration */
168 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
169 config->gpe0_en_3, config->gpe0_en_4);
170
171 /* SMI setup based on device tree configuration */
172 enable_alt_smi(config->alt_gp_smi_en);
173}
174
175static void pch_rtc_init(struct device *dev)
176{
177 u8 reg8;
178 int rtc_failed;
179
180 reg8 = pci_read_config8(dev, GEN_PMCON_3);
181 rtc_failed = reg8 & RTC_BATTERY_DEAD;
182 if (rtc_failed) {
183 reg8 &= ~RTC_BATTERY_DEAD;
184 pci_write_config8(dev, GEN_PMCON_3, reg8);
185 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
186 }
187
Furquan Shaikh0faf4012016-07-27 14:31:16 -0700188 if (IS_ENABLED(CONFIG_VBOOT_VBNV_CMOS))
189 init_vbnv_cmos(rtc_failed);
190 else
191 cmos_init(rtc_failed);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700192}
193
194static const struct reg_script pch_misc_init_script[] = {
195 /* Setup SLP signal assertion, SLP_S4=4s, SLP_S3=50ms */
196 REG_PCI_RMW16(GEN_PMCON_3, ~((3 << 4)|(1 << 10)),
197 (1 << 3)|(1 << 11)|(1 << 12)),
198 /* Prepare sleep mode */
199 REG_IO_RMW32(ACPI_BASE_ADDRESS + PM1_CNT, ~SLP_TYP, SCI_EN),
200 /* Setup NMI on errors, disable SERR */
201 REG_IO_RMW8(0x61, ~0xf0, (1 << 2)),
202 /* Disable NMI sources */
203 REG_IO_OR8(0x70, (1 << 7)),
204 /* Indicate DRAM init done for MRC */
205 REG_PCI_OR8(GEN_PMCON_2, (1 << 7)),
206 /* Enable BIOS updates outside of SMM */
207 REG_PCI_RMW8(0xdc, ~(1 << 5), 0),
208 /* Clear status bits to prevent unexpected wake */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700209 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x3310, 0x0000002f),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700210 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3f02, ~0x0000000f, 0),
Kenji Chen074a0282014-09-20 01:39:20 +0800211 /* Enable PCIe Releaxed Order */
212 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2314, (1 << 31) | (1 << 7)),
213 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1114, (1 << 15) | (1 << 14)),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700214 /* Setup SERIRQ, enable continuous mode */
215 REG_PCI_OR8(SERIRQ_CNTL, (1 << 7) | (1 << 6)),
216#if !CONFIG_SERIRQ_CONTINUOUS_MODE
217 REG_PCI_RMW8(SERIRQ_CNTL, ~(1 << 6), 0),
218#endif
219 REG_SCRIPT_END
220};
221
222/* Magic register settings for power management */
223static const struct reg_script pch_pm_init_script[] = {
224 REG_PCI_WRITE8(0xa9, 0x46),
225 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x232c, ~1, 0),
226 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1100, 0x0000c13f),
227 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x2320, ~0x60, 0x10),
228 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3314, 0x00012fff),
229 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3318, ~0x000f0330, 0x0dcf0400),
230 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3324, 0x04000000),
231 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3368, 0x00041400),
232 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3388, 0x3f8ddbff),
233 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33ac, 0x00007001),
234 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b0, 0x00181900),
235 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33c0, 0x00060A00),
236 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33d0, 0x06200840),
237 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a28, 0x01010101),
238 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a2c, 0x040c0404),
239 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a9c, 0x9000000a),
240 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b1c, 0x03808033),
241 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b34, 0x80000009),
242 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3348, 0x022ddfff),
243 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x334c, 0x00000001),
244 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3358, 0x0001c000),
245 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3380, 0x3f8ddbff),
246 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3384, 0x0001c7e1),
247 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x338c, 0x0001c7e1),
248 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3398, 0x0001c000),
249 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33a8, 0x00181900),
250 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33dc, 0x00080000),
251 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33e0, 0x00000001),
252 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a20, 0x0000040c),
253 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a24, 0x01010101),
254 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a30, 0x01010101),
255 REG_PCI_RMW32(0xac, ~0x00200000, 0),
256 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x0410, 0x00000003),
257 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2618, 0x08000000),
258 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2300, 0x00000002),
259 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2600, 0x00000008),
260 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b4, 0x00007001),
261 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3350, 0x022ddfff),
262 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3354, 0x00000001),
Prabal Saha0f2025d2016-06-18 20:47:21 -0700263#if IS_ENABLED(CONFIG_BROADWELL_POWER_OPTIMIZER)
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700264 /* Power Optimizer */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700265 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x08000000),
266 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x08000080),
267 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b10, 0x0000883c),
268 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b14, 0x1e0a4616),
269 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b24, 0x40000005),
270 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b20, 0x0005db01),
271 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a80, 0x05145005),
272 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a84, 0x00001005),
273 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x2fff2fb1),
274 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x00008000),
Prabal Saha0f2025d2016-06-18 20:47:21 -0700275#endif
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700276 REG_SCRIPT_END
277};
278
279static void pch_enable_mphy(void)
280{
281 u32 gpio71_native = gpio_is_native(71);
282 u32 data_and = 0xffffffff;
283 u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
284
285 if (gpio71_native) {
286 data_or |= (1 << 0);
287 if (pch_is_wpt()) {
288 data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
289 data_or |= (1 << 5) | (1 << 4);
290
291 if (pch_is_wpt_ulx()) {
292 /* Check if SATA and USB3 MPHY are enabled */
293 u32 strap19 = pch_read_soft_strap(19);
294 strap19 &= ((1 << 31) | (1 << 30));
295 strap19 >>= 30;
296 if (strap19 == 3) {
297 data_or |= (1 << 3);
298 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
299 "control in single domain\n");
300 } else if (strap19 == 0) {
301 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
302 "control in split domains\n");
303 } else {
304 printk(BIOS_DEBUG, "Invalid PCH Soft "
305 "Strap 19 configuration\n");
306 }
307 } else {
308 data_or |= (1 << 3);
309 }
310 }
311 }
312
313 pch_iobp_update(0xCF000000, data_and, data_or);
314}
315
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700316static void pch_init_deep_sx(struct device *dev)
317{
318 config_t *config = dev->chip_info;
319
320 if (config->deep_sx_enable_ac) {
321 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_AC);
322 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_AC);
323 }
324
325 if (config->deep_sx_enable_dc) {
326 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_DC);
327 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_DC);
328 }
329
330 if (config->deep_sx_enable_ac || config->deep_sx_enable_dc)
331 RCBA32_OR(DEEP_SX_CONFIG,
332 DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
333}
334
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700335/* Power Management init */
336static void pch_pm_init(struct device *dev)
337{
338 printk(BIOS_DEBUG, "PCH PM init\n");
339
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700340 pch_init_deep_sx(dev);
341
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700342 pch_enable_mphy();
343
344 reg_script_run_on_dev(dev, pch_pm_init_script);
345
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700346 if (pch_is_wpt()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700347 RCBA32_OR(0x33e0, (1 << 4) | (1 << 1));
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700348 RCBA32_OR(0x2b1c, (1 << 22) | (1 << 14) | (1 << 13));
349 RCBA32(0x33e4) = 0x16bf0002;
350 RCBA32_OR(0x33e4, 0x1);
351 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700352
353 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
354
355 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
356 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
357 RCBA32_OR(0x2b1c, (1 << 29));
358
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700359}
360
361static void pch_cg_init(device_t dev)
362{
363 u32 reg32;
364 u16 reg16;
365
366 /* DMI */
367 RCBA32_OR(0x2234, 0xf);
368
369 reg16 = pci_read_config16(dev, GEN_PMCON_1);
370 reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
371 if (pch_is_wpt())
372 reg16 &= ~(1 << 11);
373 else
374 reg16 |= (1 << 11);
375 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12);
376 reg16 |= (1 << 2); // PCI CLKRUN# Enable
377 pci_write_config16(dev, GEN_PMCON_1, reg16);
378
379 /*
380 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
381 * RCBA + 0x2614[23:16] = 0x20
382 * RCBA + 0x2614[30:28] = 0x0
383 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
384 */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700385 RCBA32_AND_OR(0x2614, ~0x64ff0000, 0x0a206500);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700386
387 /* Check for 0:2.0@0x08 >= 0x0b */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700388 if (pch_is_wpt() || pci_read_config8(SA_DEV_IGD, 0x8) >= 0x0b)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700389 RCBA32_OR(0x2614, (1 << 26));
390
391 RCBA32_OR(0x900, 0x0000031f);
392
393 reg32 = RCBA32(CG);
394 if (RCBA32(0x3454) & (1 << 4))
395 reg32 &= ~(1 << 29); // LPC Dynamic
396 else
397 reg32 |= (1 << 29); // LPC Dynamic
398 reg32 |= (1 << 31); // LP LPC
399 reg32 |= (1 << 30); // LP BLA
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700400 if (RCBA32(0x3454) & (1 << 4))
401 reg32 &= ~(1 << 29);
402 else
403 reg32 |= (1 << 29);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700404 reg32 |= (1 << 28); // GPIO Dynamic
405 reg32 |= (1 << 27); // HPET Dynamic
406 reg32 |= (1 << 26); // Generic Platform Event Clock
407 if (RCBA32(BUC) & PCH_DISABLE_GBE)
408 reg32 |= (1 << 23); // GbE Static
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700409 if (RCBA32(FD) & PCH_DISABLE_HD_AUDIO)
410 reg32 |= (1 << 21); // HDA Static
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700411 reg32 |= (1 << 22); // HDA Dynamic
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700412 RCBA32(CG) = reg32;
413
414 /* PCH-LP LPC */
415 if (pch_is_wpt())
416 RCBA32_AND_OR(0x3434, ~0x1f, 0x17);
417 else
418 RCBA32_OR(0x3434, 0x7);
419
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700420 /* SPI */
421 RCBA32_OR(0x38c0, 0x3c07);
422
423 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
424}
425
426static void pch_set_acpi_mode(void)
427{
428#if CONFIG_HAVE_SMI_HANDLER
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200429 if (!acpi_is_wakeup_s3()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700430 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
431 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
432 printk(BIOS_DEBUG, "done.\n");
433 }
434#endif /* CONFIG_HAVE_SMI_HANDLER */
435}
436
437static void lpc_init(struct device *dev)
438{
439 /* Legacy initialization */
440 isa_dma_init();
441 pch_rtc_init(dev);
442 reg_script_run_on_dev(dev, pch_misc_init_script);
443
444 /* Interrupt configuration */
445 pch_enable_ioapic(dev);
446 pch_pirq_init(dev);
447 setup_i8259();
448 i8259_configure_irq_trigger(9, 1);
449
450 /* Initialize power management */
451 pch_power_options(dev);
452 pch_pm_init(dev);
453 pch_cg_init(dev);
454
455 pch_set_acpi_mode();
456}
457
458static void pch_lpc_add_mmio_resources(device_t dev)
459{
460 u32 reg;
461 struct resource *res;
462 const u32 default_decode_base = IO_APIC_ADDR;
463
464 /*
465 * Just report all resources from IO-APIC base to 4GiB. Don't mark
466 * them reserved as that may upset the OS if this range is marked
467 * as reserved in the e820.
468 */
469 res = new_resource(dev, OIC);
470 res->base = default_decode_base;
471 res->size = 0 - default_decode_base;
472 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
473
474 /* RCBA */
475 if (RCBA_BASE_ADDRESS < default_decode_base) {
476 res = new_resource(dev, RCBA);
477 res->base = RCBA_BASE_ADDRESS;
478 res->size = 16 * 1024;
479 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
480 IORESOURCE_FIXED | IORESOURCE_RESERVE;
481 }
482
483 /* Check LPC Memory Decode register. */
484 reg = pci_read_config32(dev, LGMR);
485 if (reg & 1) {
486 reg &= ~0xffff;
487 if (reg < default_decode_base) {
488 res = new_resource(dev, LGMR);
489 res->base = reg;
490 res->size = 16 * 1024;
491 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
492 IORESOURCE_FIXED | IORESOURCE_RESERVE;
493 }
494 }
495}
496
497/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
498#define LPC_DEFAULT_IO_RANGE_LOWER 0
499#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
500
501static inline int pch_io_range_in_default(u16 base, u16 size)
502{
503 /* Does it start above the range? */
504 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
505 return 0;
506
507 /* Is it entirely contained? */
508 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
509 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
510 return 1;
511
512 /* This will return not in range for partial overlaps. */
513 return 0;
514}
515
516/*
517 * Note: this function assumes there is no overlap with the default LPC device's
518 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
519 */
520static void pch_lpc_add_io_resource(device_t dev, u16 base, u16 size, int index)
521{
522 struct resource *res;
523
524 if (pch_io_range_in_default(base, size))
525 return;
526
527 res = new_resource(dev, index);
528 res->base = base;
529 res->size = size;
530 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
531}
532
533static void pch_lpc_add_gen_io_resources(device_t dev, int reg_value, int index)
534{
535 /*
536 * Check if the register is enabled. If so and the base exceeds the
Martin Rothde7ed6f2014-12-07 14:58:18 -0700537 * device's default claim range add the resource.
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700538 */
539 if (reg_value & 1) {
540 u16 base = reg_value & 0xfffc;
541 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
542 pch_lpc_add_io_resource(dev, base, size, index);
543 }
544}
545
546static void pch_lpc_add_io_resources(device_t dev)
547{
548 struct resource *res;
549 config_t *config = dev->chip_info;
550
551 /* Add the default claimed IO range for the LPC device. */
552 res = new_resource(dev, 0);
553 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
554 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
555 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
556
557 /* GPIOBASE */
558 pch_lpc_add_io_resource(dev, GPIO_BASE_ADDRESS,
559 GPIO_BASE_SIZE, GPIO_BASE);
560
561 /* PMBASE */
562 pch_lpc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, PMBASE);
563
564 /* LPC Generic IO Decode range. */
565 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
566 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
567 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
568 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
569}
570
571static void pch_lpc_read_resources(device_t dev)
572{
573 global_nvs_t *gnvs;
574
575 /* Get the normal PCI resources of this device. */
576 pci_dev_read_resources(dev);
577
578 /* Add non-standard MMIO resources. */
579 pch_lpc_add_mmio_resources(dev);
580
581 /* Add IO resources. */
582 pch_lpc_add_io_resources(dev);
583
584 /* Allocate ACPI NVS in CBMEM */
585 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t));
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200586 if (!acpi_is_wakeup_s3() && gnvs)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700587 memset(gnvs, 0, sizeof(global_nvs_t));
588}
589
Alexander Couzensa90dad12015-04-12 21:49:46 +0200590static void southcluster_inject_dsdt(device_t device)
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100591{
592 global_nvs_t *gnvs;
593
594 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
595 if (!gnvs) {
596 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof (*gnvs));
597 if (gnvs)
598 memset(gnvs, 0, sizeof(*gnvs));
599 }
600
601 if (gnvs) {
602 memset(gnvs, 0, sizeof(*gnvs));
603 acpi_create_gnvs(gnvs);
604 acpi_save_gnvs((unsigned long)gnvs);
605 /* And tell SMI about it */
606 smm_setup_structures(gnvs, NULL, NULL);
607
608 /* Add it to DSDT. */
609 acpigen_write_scope("\\");
610 acpigen_write_name_dword("NVSA", (u32) gnvs);
611 acpigen_pop_len();
612 }
613}
614
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700615static struct device_operations device_ops = {
616 .read_resources = &pch_lpc_read_resources,
617 .set_resources = &pci_dev_set_resources,
618 .enable_resources = &pci_dev_enable_resources,
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100619 .acpi_inject_dsdt_generator = southcluster_inject_dsdt,
620 .write_acpi_tables = acpi_write_hpet,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700621 .init = &lpc_init,
Kyösti Mälkkid0e212c2015-02-26 20:47:47 +0200622 .scan_bus = &scan_lpc_bus,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700623 .ops_pci = &broadwell_pci_ops,
624};
625
626static const unsigned short pci_device_ids[] = {
627 PCH_LPT_LP_SAMPLE,
628 PCH_LPT_LP_PREMIUM,
629 PCH_LPT_LP_MAINSTREAM,
630 PCH_LPT_LP_VALUE,
631 PCH_WPT_HSW_U_SAMPLE,
632 PCH_WPT_BDW_U_SAMPLE,
633 PCH_WPT_BDW_U_PREMIUM,
634 PCH_WPT_BDW_U_BASE,
635 PCH_WPT_BDW_Y_SAMPLE,
636 PCH_WPT_BDW_Y_PREMIUM,
637 PCH_WPT_BDW_Y_BASE,
638 PCH_WPT_BDW_H,
639 0
640};
641
642static const struct pci_driver pch_lpc __pci_driver = {
643 .ops = &device_ops,
644 .vendor = PCI_VENDOR_ID_INTEL,
645 .devices = pci_device_ids,
646};