blob: 6ebc758c46b14d1ddb6d1290860b43af0bb2c88c [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2014 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <console/console.h>
22#include <delay.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
26#include <pc80/mc146818rtc.h>
27#include <pc80/isa-dma.h>
28#include <pc80/i8259.h>
29#include <arch/io.h>
30#include <arch/ioapic.h>
31#include <arch/acpi.h>
32#include <cpu/cpu.h>
33#include <cpu/x86/smm.h>
34#include <cbmem.h>
35#include <reg_script.h>
36#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070037#include <soc/gpio.h>
38#include <soc/iobp.h>
39#include <soc/iomap.h>
40#include <soc/lpc.h>
41#include <soc/nvs.h>
42#include <soc/pch.h>
43#include <soc/pci_devs.h>
44#include <soc/pm.h>
45#include <soc/ramstage.h>
46#include <soc/rcba.h>
47#include <soc/intel/broadwell/chip.h>
Vladimir Serbinenkob219da82014-11-09 03:29:30 +010048#include <arch/acpi.h>
49#include <arch/acpigen.h>
50#include <cpu/cpu.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070051
52static void pch_enable_ioapic(struct device *dev)
53{
54 u32 reg32;
55
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080056 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070057
58 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080059 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070060
61 /* PCH-LP has 39 redirection entries */
62 reg32 &= ~0x00ff0000;
63 reg32 |= 0x00270000;
64
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080065 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070066
67 /*
68 * Select Boot Configuration register (0x03) and
69 * use Processor System Bus (0x01) to deliver interrupts.
70 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080071 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070072}
73
74/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
75 * 0x00 - 0000 = Reserved
76 * 0x01 - 0001 = Reserved
77 * 0x02 - 0010 = Reserved
78 * 0x03 - 0011 = IRQ3
79 * 0x04 - 0100 = IRQ4
80 * 0x05 - 0101 = IRQ5
81 * 0x06 - 0110 = IRQ6
82 * 0x07 - 0111 = IRQ7
83 * 0x08 - 1000 = Reserved
84 * 0x09 - 1001 = IRQ9
85 * 0x0A - 1010 = IRQ10
86 * 0x0B - 1011 = IRQ11
87 * 0x0C - 1100 = IRQ12
88 * 0x0D - 1101 = Reserved
89 * 0x0E - 1110 = IRQ14
90 * 0x0F - 1111 = IRQ15
91 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
92 * 0x80 - The PIRQ is not routed.
93 */
94
95static void pch_pirq_init(device_t dev)
96{
97 device_t irq_dev;
98 config_t *config = dev->chip_info;
99
100 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
101 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
102 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
103 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
104
105 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
106 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
107 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
108 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
109
110 for(irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
111 u8 int_pin=0, int_line=0;
112
113 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
114 continue;
115
116 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
117
118 switch (int_pin) {
119 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
120 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
121 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
122 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
123 }
124
125 if (!int_line)
126 continue;
127
128 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
129 }
130}
131
132static void pch_power_options(device_t dev)
133{
134 u16 reg16;
135 const char *state;
136 /* Get the chip configuration */
137 config_t *config = dev->chip_info;
138 int pwr_on=CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
139
140 /* Which state do we want to goto after g3 (power restored)?
141 * 0 == S0 Full On
142 * 1 == S5 Soft Off
143 *
144 * If the option is not existent (Laptops), use Kconfig setting.
145 */
146 get_option(&pwr_on, "power_on_after_fail");
147
148 reg16 = pci_read_config16(dev, GEN_PMCON_3);
149 reg16 &= 0xfffe;
150 switch (pwr_on) {
151 case MAINBOARD_POWER_OFF:
152 reg16 |= 1;
153 state = "off";
154 break;
155 case MAINBOARD_POWER_ON:
156 reg16 &= ~1;
157 state = "on";
158 break;
159 case MAINBOARD_POWER_KEEP:
160 reg16 &= ~1;
161 state = "state keep";
162 break;
163 default:
164 state = "undefined";
165 }
166 pci_write_config16(dev, GEN_PMCON_3, reg16);
167 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
168
169 /* GPE setup based on device tree configuration */
170 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
171 config->gpe0_en_3, config->gpe0_en_4);
172
173 /* SMI setup based on device tree configuration */
174 enable_alt_smi(config->alt_gp_smi_en);
175}
176
177static void pch_rtc_init(struct device *dev)
178{
179 u8 reg8;
180 int rtc_failed;
181
182 reg8 = pci_read_config8(dev, GEN_PMCON_3);
183 rtc_failed = reg8 & RTC_BATTERY_DEAD;
184 if (rtc_failed) {
185 reg8 &= ~RTC_BATTERY_DEAD;
186 pci_write_config8(dev, GEN_PMCON_3, reg8);
187 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
188 }
189
190 cmos_init(rtc_failed);
191}
192
193static const struct reg_script pch_misc_init_script[] = {
194 /* Setup SLP signal assertion, SLP_S4=4s, SLP_S3=50ms */
195 REG_PCI_RMW16(GEN_PMCON_3, ~((3 << 4)|(1 << 10)),
196 (1 << 3)|(1 << 11)|(1 << 12)),
197 /* Prepare sleep mode */
198 REG_IO_RMW32(ACPI_BASE_ADDRESS + PM1_CNT, ~SLP_TYP, SCI_EN),
199 /* Setup NMI on errors, disable SERR */
200 REG_IO_RMW8(0x61, ~0xf0, (1 << 2)),
201 /* Disable NMI sources */
202 REG_IO_OR8(0x70, (1 << 7)),
203 /* Indicate DRAM init done for MRC */
204 REG_PCI_OR8(GEN_PMCON_2, (1 << 7)),
205 /* Enable BIOS updates outside of SMM */
206 REG_PCI_RMW8(0xdc, ~(1 << 5), 0),
207 /* Clear status bits to prevent unexpected wake */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700208 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x3310, 0x0000002f),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700209 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3f02, ~0x0000000f, 0),
Kenji Chen074a0282014-09-20 01:39:20 +0800210 /* Enable PCIe Releaxed Order */
211 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2314, (1 << 31) | (1 << 7)),
212 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1114, (1 << 15) | (1 << 14)),
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700213 /* Setup SERIRQ, enable continuous mode */
214 REG_PCI_OR8(SERIRQ_CNTL, (1 << 7) | (1 << 6)),
215#if !CONFIG_SERIRQ_CONTINUOUS_MODE
216 REG_PCI_RMW8(SERIRQ_CNTL, ~(1 << 6), 0),
217#endif
218 REG_SCRIPT_END
219};
220
221/* Magic register settings for power management */
222static const struct reg_script pch_pm_init_script[] = {
223 REG_PCI_WRITE8(0xa9, 0x46),
224 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x232c, ~1, 0),
225 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x1100, 0x0000c13f),
226 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x2320, ~0x60, 0x10),
227 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3314, 0x00012fff),
228 REG_MMIO_RMW32(RCBA_BASE_ADDRESS + 0x3318, ~0x000f0330, 0x0dcf0400),
229 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3324, 0x04000000),
230 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3368, 0x00041400),
231 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3388, 0x3f8ddbff),
232 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33ac, 0x00007001),
233 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b0, 0x00181900),
234 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33c0, 0x00060A00),
235 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33d0, 0x06200840),
236 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a28, 0x01010101),
237 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a2c, 0x040c0404),
238 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a9c, 0x9000000a),
239 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b1c, 0x03808033),
240 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b34, 0x80000009),
241 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3348, 0x022ddfff),
242 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x334c, 0x00000001),
243 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3358, 0x0001c000),
244 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3380, 0x3f8ddbff),
245 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3384, 0x0001c7e1),
246 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x338c, 0x0001c7e1),
247 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3398, 0x0001c000),
248 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33a8, 0x00181900),
249 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33dc, 0x00080000),
250 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33e0, 0x00000001),
251 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a20, 0x0000040c),
252 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a24, 0x01010101),
253 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a30, 0x01010101),
254 REG_PCI_RMW32(0xac, ~0x00200000, 0),
255 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x0410, 0x00000003),
256 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2618, 0x08000000),
257 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2300, 0x00000002),
258 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x2600, 0x00000008),
259 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x33b4, 0x00007001),
260 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3350, 0x022ddfff),
261 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3354, 0x00000001),
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700262 /* Power Optimizer */
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700263 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x08000000),
264 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x08000080),
265 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b10, 0x0000883c),
266 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b14, 0x1e0a4616),
267 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b24, 0x40000005),
268 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x2b20, 0x0005db01),
269 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a80, 0x05145005),
270 REG_MMIO_WRITE32(RCBA_BASE_ADDRESS + 0x3a84, 0x00001005),
271 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33d4, 0x2fff2fb1),
272 REG_MMIO_OR32(RCBA_BASE_ADDRESS + 0x33c8, 0x00008000),
273 REG_SCRIPT_END
274};
275
276static void pch_enable_mphy(void)
277{
278 u32 gpio71_native = gpio_is_native(71);
279 u32 data_and = 0xffffffff;
280 u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
281
282 if (gpio71_native) {
283 data_or |= (1 << 0);
284 if (pch_is_wpt()) {
285 data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
286 data_or |= (1 << 5) | (1 << 4);
287
288 if (pch_is_wpt_ulx()) {
289 /* Check if SATA and USB3 MPHY are enabled */
290 u32 strap19 = pch_read_soft_strap(19);
291 strap19 &= ((1 << 31) | (1 << 30));
292 strap19 >>= 30;
293 if (strap19 == 3) {
294 data_or |= (1 << 3);
295 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
296 "control in single domain\n");
297 } else if (strap19 == 0) {
298 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
299 "control in split domains\n");
300 } else {
301 printk(BIOS_DEBUG, "Invalid PCH Soft "
302 "Strap 19 configuration\n");
303 }
304 } else {
305 data_or |= (1 << 3);
306 }
307 }
308 }
309
310 pch_iobp_update(0xCF000000, data_and, data_or);
311}
312
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700313static void pch_init_deep_sx(struct device *dev)
314{
315 config_t *config = dev->chip_info;
316
317 if (config->deep_sx_enable_ac) {
318 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_AC);
319 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_AC);
320 }
321
322 if (config->deep_sx_enable_dc) {
323 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_DC);
324 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_DC);
325 }
326
327 if (config->deep_sx_enable_ac || config->deep_sx_enable_dc)
328 RCBA32_OR(DEEP_SX_CONFIG,
329 DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
330}
331
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700332/* Power Management init */
333static void pch_pm_init(struct device *dev)
334{
335 printk(BIOS_DEBUG, "PCH PM init\n");
336
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700337 pch_init_deep_sx(dev);
338
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700339 pch_enable_mphy();
340
341 reg_script_run_on_dev(dev, pch_pm_init_script);
342
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700343 if (pch_is_wpt()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700344 RCBA32_OR(0x33e0, (1 << 4) | (1 << 1));
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700345 RCBA32_OR(0x2b1c, (1 << 22) | (1 << 14) | (1 << 13));
346 RCBA32(0x33e4) = 0x16bf0002;
347 RCBA32_OR(0x33e4, 0x1);
348 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700349
350 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
351
352 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
353 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
354 RCBA32_OR(0x2b1c, (1 << 29));
355
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700356}
357
358static void pch_cg_init(device_t dev)
359{
360 u32 reg32;
361 u16 reg16;
362
363 /* DMI */
364 RCBA32_OR(0x2234, 0xf);
365
366 reg16 = pci_read_config16(dev, GEN_PMCON_1);
367 reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
368 if (pch_is_wpt())
369 reg16 &= ~(1 << 11);
370 else
371 reg16 |= (1 << 11);
372 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12);
373 reg16 |= (1 << 2); // PCI CLKRUN# Enable
374 pci_write_config16(dev, GEN_PMCON_1, reg16);
375
376 /*
377 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
378 * RCBA + 0x2614[23:16] = 0x20
379 * RCBA + 0x2614[30:28] = 0x0
380 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
381 */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700382 RCBA32_AND_OR(0x2614, ~0x64ff0000, 0x0a206500);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700383
384 /* Check for 0:2.0@0x08 >= 0x0b */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700385 if (pch_is_wpt() || pci_read_config8(SA_DEV_IGD, 0x8) >= 0x0b)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700386 RCBA32_OR(0x2614, (1 << 26));
387
388 RCBA32_OR(0x900, 0x0000031f);
389
390 reg32 = RCBA32(CG);
391 if (RCBA32(0x3454) & (1 << 4))
392 reg32 &= ~(1 << 29); // LPC Dynamic
393 else
394 reg32 |= (1 << 29); // LPC Dynamic
395 reg32 |= (1 << 31); // LP LPC
396 reg32 |= (1 << 30); // LP BLA
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700397 if (RCBA32(0x3454) & (1 << 4))
398 reg32 &= ~(1 << 29);
399 else
400 reg32 |= (1 << 29);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700401 reg32 |= (1 << 28); // GPIO Dynamic
402 reg32 |= (1 << 27); // HPET Dynamic
403 reg32 |= (1 << 26); // Generic Platform Event Clock
404 if (RCBA32(BUC) & PCH_DISABLE_GBE)
405 reg32 |= (1 << 23); // GbE Static
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700406 if (RCBA32(FD) & PCH_DISABLE_HD_AUDIO)
407 reg32 |= (1 << 21); // HDA Static
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700408 reg32 |= (1 << 22); // HDA Dynamic
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700409 RCBA32(CG) = reg32;
410
411 /* PCH-LP LPC */
412 if (pch_is_wpt())
413 RCBA32_AND_OR(0x3434, ~0x1f, 0x17);
414 else
415 RCBA32_OR(0x3434, 0x7);
416
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700417 /* SPI */
418 RCBA32_OR(0x38c0, 0x3c07);
419
420 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
421}
422
423static void pch_set_acpi_mode(void)
424{
425#if CONFIG_HAVE_SMI_HANDLER
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200426 if (!acpi_is_wakeup_s3()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700427 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
428 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
429 printk(BIOS_DEBUG, "done.\n");
430 }
431#endif /* CONFIG_HAVE_SMI_HANDLER */
432}
433
434static void lpc_init(struct device *dev)
435{
436 /* Legacy initialization */
437 isa_dma_init();
438 pch_rtc_init(dev);
439 reg_script_run_on_dev(dev, pch_misc_init_script);
440
441 /* Interrupt configuration */
442 pch_enable_ioapic(dev);
443 pch_pirq_init(dev);
444 setup_i8259();
445 i8259_configure_irq_trigger(9, 1);
446
447 /* Initialize power management */
448 pch_power_options(dev);
449 pch_pm_init(dev);
450 pch_cg_init(dev);
451
452 pch_set_acpi_mode();
453}
454
455static void pch_lpc_add_mmio_resources(device_t dev)
456{
457 u32 reg;
458 struct resource *res;
459 const u32 default_decode_base = IO_APIC_ADDR;
460
461 /*
462 * Just report all resources from IO-APIC base to 4GiB. Don't mark
463 * them reserved as that may upset the OS if this range is marked
464 * as reserved in the e820.
465 */
466 res = new_resource(dev, OIC);
467 res->base = default_decode_base;
468 res->size = 0 - default_decode_base;
469 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
470
471 /* RCBA */
472 if (RCBA_BASE_ADDRESS < default_decode_base) {
473 res = new_resource(dev, RCBA);
474 res->base = RCBA_BASE_ADDRESS;
475 res->size = 16 * 1024;
476 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
477 IORESOURCE_FIXED | IORESOURCE_RESERVE;
478 }
479
480 /* Check LPC Memory Decode register. */
481 reg = pci_read_config32(dev, LGMR);
482 if (reg & 1) {
483 reg &= ~0xffff;
484 if (reg < default_decode_base) {
485 res = new_resource(dev, LGMR);
486 res->base = reg;
487 res->size = 16 * 1024;
488 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
489 IORESOURCE_FIXED | IORESOURCE_RESERVE;
490 }
491 }
492}
493
494/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
495#define LPC_DEFAULT_IO_RANGE_LOWER 0
496#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
497
498static inline int pch_io_range_in_default(u16 base, u16 size)
499{
500 /* Does it start above the range? */
501 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
502 return 0;
503
504 /* Is it entirely contained? */
505 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
506 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
507 return 1;
508
509 /* This will return not in range for partial overlaps. */
510 return 0;
511}
512
513/*
514 * Note: this function assumes there is no overlap with the default LPC device's
515 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
516 */
517static void pch_lpc_add_io_resource(device_t dev, u16 base, u16 size, int index)
518{
519 struct resource *res;
520
521 if (pch_io_range_in_default(base, size))
522 return;
523
524 res = new_resource(dev, index);
525 res->base = base;
526 res->size = size;
527 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
528}
529
530static void pch_lpc_add_gen_io_resources(device_t dev, int reg_value, int index)
531{
532 /*
533 * Check if the register is enabled. If so and the base exceeds the
Martin Rothde7ed6f2014-12-07 14:58:18 -0700534 * device's default claim range add the resource.
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700535 */
536 if (reg_value & 1) {
537 u16 base = reg_value & 0xfffc;
538 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
539 pch_lpc_add_io_resource(dev, base, size, index);
540 }
541}
542
543static void pch_lpc_add_io_resources(device_t dev)
544{
545 struct resource *res;
546 config_t *config = dev->chip_info;
547
548 /* Add the default claimed IO range for the LPC device. */
549 res = new_resource(dev, 0);
550 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
551 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
552 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
553
554 /* GPIOBASE */
555 pch_lpc_add_io_resource(dev, GPIO_BASE_ADDRESS,
556 GPIO_BASE_SIZE, GPIO_BASE);
557
558 /* PMBASE */
559 pch_lpc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, PMBASE);
560
561 /* LPC Generic IO Decode range. */
562 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
563 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
564 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
565 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
566}
567
568static void pch_lpc_read_resources(device_t dev)
569{
570 global_nvs_t *gnvs;
571
572 /* Get the normal PCI resources of this device. */
573 pci_dev_read_resources(dev);
574
575 /* Add non-standard MMIO resources. */
576 pch_lpc_add_mmio_resources(dev);
577
578 /* Add IO resources. */
579 pch_lpc_add_io_resources(dev);
580
581 /* Allocate ACPI NVS in CBMEM */
582 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(global_nvs_t));
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200583 if (!acpi_is_wakeup_s3() && gnvs)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700584 memset(gnvs, 0, sizeof(global_nvs_t));
585}
586
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100587static void southcluster_inject_dsdt(void)
588{
589 global_nvs_t *gnvs;
590
591 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
592 if (!gnvs) {
593 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof (*gnvs));
594 if (gnvs)
595 memset(gnvs, 0, sizeof(*gnvs));
596 }
597
598 if (gnvs) {
599 memset(gnvs, 0, sizeof(*gnvs));
600 acpi_create_gnvs(gnvs);
601 acpi_save_gnvs((unsigned long)gnvs);
602 /* And tell SMI about it */
603 smm_setup_structures(gnvs, NULL, NULL);
604
605 /* Add it to DSDT. */
606 acpigen_write_scope("\\");
607 acpigen_write_name_dword("NVSA", (u32) gnvs);
608 acpigen_pop_len();
609 }
610}
611
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700612static struct device_operations device_ops = {
613 .read_resources = &pch_lpc_read_resources,
614 .set_resources = &pci_dev_set_resources,
615 .enable_resources = &pci_dev_enable_resources,
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100616 .acpi_inject_dsdt_generator = southcluster_inject_dsdt,
617 .write_acpi_tables = acpi_write_hpet,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700618 .init = &lpc_init,
619 .scan_bus = &scan_static_bus,
620 .ops_pci = &broadwell_pci_ops,
621};
622
623static const unsigned short pci_device_ids[] = {
624 PCH_LPT_LP_SAMPLE,
625 PCH_LPT_LP_PREMIUM,
626 PCH_LPT_LP_MAINSTREAM,
627 PCH_LPT_LP_VALUE,
628 PCH_WPT_HSW_U_SAMPLE,
629 PCH_WPT_BDW_U_SAMPLE,
630 PCH_WPT_BDW_U_PREMIUM,
631 PCH_WPT_BDW_U_BASE,
632 PCH_WPT_BDW_Y_SAMPLE,
633 PCH_WPT_BDW_Y_PREMIUM,
634 PCH_WPT_BDW_Y_BASE,
635 PCH_WPT_BDW_H,
636 0
637};
638
639static const struct pci_driver pch_lpc __pci_driver = {
640 .ops = &device_ops,
641 .vendor = PCI_VENDOR_ID_INTEL,
642 .devices = pci_device_ids,
643};