blob: ccd372cbc9f5607ce7caf5647a9864841e7656c9 [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
3#include <console/console.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07004#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02007#include <option.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07008#include <pc80/isa-dma.h>
9#include <pc80/i8259.h>
10#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020011#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070012#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070013#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +030014#include <acpi/acpi_gnvs.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015#include <cpu/x86/smm.h>
16#include <cbmem.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070017#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070018#include <soc/gpio.h>
19#include <soc/iobp.h>
20#include <soc/iomap.h>
21#include <soc/lpc.h>
22#include <soc/nvs.h>
23#include <soc/pch.h>
24#include <soc/pci_devs.h>
25#include <soc/pm.h>
26#include <soc/ramstage.h>
27#include <soc/rcba.h>
28#include <soc/intel/broadwell/chip.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070029#include <acpi/acpigen.h>
Arthur Heymans2abbe462019-06-04 14:12:01 +020030#include <southbridge/intel/common/rtc.h>
Duncan Laurie35dc00f2015-01-18 14:06:42 -080031
Duncan Lauriec88c54c2014-04-30 16:36:13 -070032static void pch_enable_ioapic(struct device *dev)
33{
34 u32 reg32;
35
Matt DeVillier81a6f102018-02-19 17:33:48 -060036 /* Assign unique bus/dev/fn for I/O APIC */
37 pci_write_config16(dev, LPC_IBDF,
38 PCH_IOAPIC_PCI_BUS << 8 | PCH_IOAPIC_PCI_SLOT << 3);
39
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080040 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070041
42 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080043 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070044
45 /* PCH-LP has 39 redirection entries */
46 reg32 &= ~0x00ff0000;
47 reg32 |= 0x00270000;
48
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080049 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070050
51 /*
52 * Select Boot Configuration register (0x03) and
53 * use Processor System Bus (0x01) to deliver interrupts.
54 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070056}
57
Matt DeVillier81a6f102018-02-19 17:33:48 -060058static void enable_hpet(struct device *dev)
59{
60 size_t i;
61
62 /* Assign unique bus/dev/fn for each HPET */
63 for (i = 0; i < 8; ++i)
64 pci_write_config16(dev, LPC_HnBDF(i),
65 PCH_HPET_PCI_BUS << 8 | PCH_HPET_PCI_SLOT << 3 | i);
66}
67
Duncan Lauriec88c54c2014-04-30 16:36:13 -070068/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
69 * 0x00 - 0000 = Reserved
70 * 0x01 - 0001 = Reserved
71 * 0x02 - 0010 = Reserved
72 * 0x03 - 0011 = IRQ3
73 * 0x04 - 0100 = IRQ4
74 * 0x05 - 0101 = IRQ5
75 * 0x06 - 0110 = IRQ6
76 * 0x07 - 0111 = IRQ7
77 * 0x08 - 1000 = Reserved
78 * 0x09 - 1001 = IRQ9
79 * 0x0A - 1010 = IRQ10
80 * 0x0B - 1011 = IRQ11
81 * 0x0C - 1100 = IRQ12
82 * 0x0D - 1101 = Reserved
83 * 0x0E - 1110 = IRQ14
84 * 0x0F - 1111 = IRQ15
85 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
86 * 0x80 - The PIRQ is not routed.
87 */
88
Elyes HAOUAS040aff22018-05-27 16:30:36 +020089static void pch_pirq_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -070090{
Elyes HAOUAS040aff22018-05-27 16:30:36 +020091 struct device *irq_dev;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070092
Angel Pons4a6c0a32020-07-25 15:11:15 +020093 const uint8_t pirq = 0x80;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070094
Angel Pons4a6c0a32020-07-25 15:11:15 +020095 pci_write_config8(dev, PIRQA_ROUT, pirq);
96 pci_write_config8(dev, PIRQB_ROUT, pirq);
97 pci_write_config8(dev, PIRQC_ROUT, pirq);
98 pci_write_config8(dev, PIRQD_ROUT, pirq);
99
100 pci_write_config8(dev, PIRQE_ROUT, pirq);
101 pci_write_config8(dev, PIRQF_ROUT, pirq);
102 pci_write_config8(dev, PIRQG_ROUT, pirq);
103 pci_write_config8(dev, PIRQH_ROUT, pirq);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700104
Elyes HAOUAS4a83f1c2016-08-25 21:07:59 +0200105 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Lee Leahy26b7cd02017-03-16 18:47:55 -0700106 u8 int_pin = 0, int_line = 0;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700107
108 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
109 continue;
110
111 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
112
113 switch (int_pin) {
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700114 case 1: /* INTA# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700115 case 2: /* INTB# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700116 case 3: /* INTC# */
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700117 case 4: /* INTD# */
Angel Pons4a6c0a32020-07-25 15:11:15 +0200118 int_line = pirq;
Lee Leahy8a9c7dc2017-03-17 10:43:25 -0700119 break;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700120 }
121
122 if (!int_line)
123 continue;
124
125 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
126 }
127}
128
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200129static void pch_power_options(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700130{
131 u16 reg16;
132 const char *state;
133 /* Get the chip configuration */
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300134 config_t *config = config_of(dev);
Nico Huber9faae2b2018-11-14 00:00:35 +0100135 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700136
137 /* Which state do we want to goto after g3 (power restored)?
138 * 0 == S0 Full On
139 * 1 == S5 Soft Off
140 *
141 * If the option is not existent (Laptops), use Kconfig setting.
142 */
143 get_option(&pwr_on, "power_on_after_fail");
144
145 reg16 = pci_read_config16(dev, GEN_PMCON_3);
146 reg16 &= 0xfffe;
147 switch (pwr_on) {
148 case MAINBOARD_POWER_OFF:
149 reg16 |= 1;
150 state = "off";
151 break;
152 case MAINBOARD_POWER_ON:
153 reg16 &= ~1;
154 state = "on";
155 break;
156 case MAINBOARD_POWER_KEEP:
157 reg16 &= ~1;
158 state = "state keep";
159 break;
160 default:
161 state = "undefined";
162 }
163 pci_write_config16(dev, GEN_PMCON_3, reg16);
164 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
165
166 /* GPE setup based on device tree configuration */
167 enable_all_gpe(config->gpe0_en_1, config->gpe0_en_2,
168 config->gpe0_en_3, config->gpe0_en_4);
169
170 /* SMI setup based on device tree configuration */
171 enable_alt_smi(config->alt_gp_smi_en);
172}
173
Angel Ponsf2e2b962020-10-13 20:19:40 +0200174static void pch_misc_init(struct device *dev)
175{
176 u8 reg8;
177 u16 reg16;
178 u32 reg32;
179
180 reg16 = pci_read_config16(dev, GEN_PMCON_3);
181
182 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
183 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
184
185 reg16 &= ~(1 << 10);
186 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
187
188 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
189
190 pci_write_config16(dev, GEN_PMCON_3, reg16);
191
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700192 /* Prepare sleep mode */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200193 reg32 = inl(ACPI_BASE_ADDRESS + PM1_CNT);
194 reg32 &= ~SLP_TYP;
195 reg32 |= SCI_EN;
196 outl(reg32, ACPI_BASE_ADDRESS + PM1_CNT);
197
198 /* Set up NMI on errors */
199 reg8 = inb(0x61);
200 reg8 &= ~0xf0; /* Higher nibble must be 0 */
201 reg8 |= (1 << 2); /* PCI SERR# disable for now */
202 outb(reg8, 0x61);
203
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700204 /* Disable NMI sources */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200205 reg8 = inb(0x70);
206 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
207 outb(reg8, 0x70);
208
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700209 /* Indicate DRAM init done for MRC */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200210 pci_or_config8(dev, GEN_PMCON_2, 1 << 7);
211
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700212 /* Enable BIOS updates outside of SMM */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200213 pci_and_config8(dev, BIOS_CNTL, ~(1 << 5));
214
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700215 /* Clear status bits to prevent unexpected wake */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200216 RCBA32_OR(0x3310, 0x2f);
217
218 RCBA32_AND_OR(0x3f02, ~0xf, 0);
219
Kenji Chen074a0282014-09-20 01:39:20 +0800220 /* Enable PCIe Releaxed Order */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200221 RCBA32_OR(0x2314, (1 << 31) | (1 << 7)),
222 RCBA32_OR(0x1114, (1 << 15) | (1 << 14)),
223
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700224 /* Setup SERIRQ, enable continuous mode */
Angel Ponsf2e2b962020-10-13 20:19:40 +0200225 reg8 = pci_read_config8(dev, SERIRQ_CNTL);
226 reg8 |= 1 << 7;
227
228 if (CONFIG(SERIRQ_CONTINUOUS_MODE))
229 reg8 |= 1 << 6;
230
231 pci_write_config8(dev, SERIRQ_CNTL, reg8);
232}
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700233
234/* Magic register settings for power management */
Angel Pons2436ac02020-10-13 20:03:49 +0200235static void pch_pm_init_magic(struct device *dev)
236{
237 pci_write_config8(dev, 0xa9, 0x46);
238
239 RCBA32_AND_OR(0x232c, ~1, 0);
240
241 RCBA32_OR(0x1100, 0x0000c13f);
242
243 RCBA32_AND_OR(0x2320, ~0x60, 0x10);
244
245 RCBA32(0x3314) = 0x00012fff;
246
247 RCBA32_AND_OR(0x3318, ~0x000f0330, 0x0dcf0400);
248
249 RCBA32(0x3324) = 0x04000000;
250 RCBA32(0x3368) = 0x00041400;
251 RCBA32(0x3388) = 0x3f8ddbff;
252 RCBA32(0x33ac) = 0x00007001;
253 RCBA32(0x33b0) = 0x00181900;
254 RCBA32(0x33c0) = 0x00060A00;
255 RCBA32(0x33d0) = 0x06200840;
256 RCBA32(0x3a28) = 0x01010101;
257 RCBA32(0x3a2c) = 0x040c0404;
258 RCBA32(0x3a9c) = 0x9000000a;
259 RCBA32(0x2b1c) = 0x03808033;
260 RCBA32(0x2b34) = 0x80000009;
261 RCBA32(0x3348) = 0x022ddfff;
262 RCBA32(0x334c) = 0x00000001;
263 RCBA32(0x3358) = 0x0001c000;
264 RCBA32(0x3380) = 0x3f8ddbff;
265 RCBA32(0x3384) = 0x0001c7e1;
266 RCBA32(0x338c) = 0x0001c7e1;
267 RCBA32(0x3398) = 0x0001c000;
268 RCBA32(0x33a8) = 0x00181900;
269 RCBA32(0x33dc) = 0x00080000;
270 RCBA32(0x33e0) = 0x00000001;
271 RCBA32(0x3a20) = 0x0000040c;
272 RCBA32(0x3a24) = 0x01010101;
273 RCBA32(0x3a30) = 0x01010101;
274
275 pci_update_config32(dev, 0xac, ~0x00200000, 0);
276
277 RCBA32_OR(0x0410, 0x00000003);
278 RCBA32_OR(0x2618, 0x08000000);
279 RCBA32_OR(0x2300, 0x00000002);
280 RCBA32_OR(0x2600, 0x00000008);
281
282 RCBA32(0x33b4) = 0x00007001;
283 RCBA32(0x3350) = 0x022ddfff;
284 RCBA32(0x3354) = 0x00000001;
285
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700286 /* Power Optimizer */
Angel Pons2436ac02020-10-13 20:03:49 +0200287 RCBA32_OR(0x33d4, 0x08000000);
288 RCBA32_OR(0x33c8, 0x00000080);
289
290 RCBA32(0x2b10) = 0x0000883c;
291 RCBA32(0x2b14) = 0x1e0a4616;
292 RCBA32(0x2b24) = 0x40000005;
293 RCBA32(0x2b20) = 0x0005db01;
294 RCBA32(0x3a80) = 0x05145005;
295 RCBA32(0x3a84) = 0x00001005;
296
297 RCBA32_OR(0x33d4, 0x2fff2fb1);
298 RCBA32_OR(0x33c8, 0x00008000);
299}
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700300
301static void pch_enable_mphy(void)
302{
303 u32 gpio71_native = gpio_is_native(71);
304 u32 data_and = 0xffffffff;
305 u32 data_or = (1 << 14) | (1 << 13) | (1 << 12);
306
307 if (gpio71_native) {
308 data_or |= (1 << 0);
309 if (pch_is_wpt()) {
310 data_and &= ~((1 << 7) | (1 << 6) | (1 << 3));
311 data_or |= (1 << 5) | (1 << 4);
312
313 if (pch_is_wpt_ulx()) {
314 /* Check if SATA and USB3 MPHY are enabled */
315 u32 strap19 = pch_read_soft_strap(19);
316 strap19 &= ((1 << 31) | (1 << 30));
317 strap19 >>= 30;
318 if (strap19 == 3) {
319 data_or |= (1 << 3);
320 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
321 "control in single domain\n");
322 } else if (strap19 == 0) {
323 printk(BIOS_DEBUG, "Enable ULX MPHY PG "
324 "control in split domains\n");
325 } else {
326 printk(BIOS_DEBUG, "Invalid PCH Soft "
327 "Strap 19 configuration\n");
328 }
329 } else {
330 data_or |= (1 << 3);
331 }
332 }
333 }
334
335 pch_iobp_update(0xCF000000, data_and, data_or);
336}
337
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700338static void pch_init_deep_sx(struct device *dev)
339{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300340 config_t *config = config_of(dev);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700341
342 if (config->deep_sx_enable_ac) {
343 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_AC);
344 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_AC);
345 }
346
347 if (config->deep_sx_enable_dc) {
348 RCBA32_OR(DEEP_S3_POL, DEEP_S3_EN_DC);
349 RCBA32_OR(DEEP_S5_POL, DEEP_S5_EN_DC);
350 }
351
352 if (config->deep_sx_enable_ac || config->deep_sx_enable_dc)
353 RCBA32_OR(DEEP_SX_CONFIG,
354 DEEP_SX_WAKE_PIN_EN | DEEP_SX_GP27_PIN_EN);
355}
356
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700357/* Power Management init */
358static void pch_pm_init(struct device *dev)
359{
360 printk(BIOS_DEBUG, "PCH PM init\n");
361
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700362 pch_init_deep_sx(dev);
363
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700364 pch_enable_mphy();
365
Angel Pons2436ac02020-10-13 20:03:49 +0200366 pch_pm_init_magic(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700367
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700368 if (pch_is_wpt()) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700369 RCBA32_OR(0x33e0, (1 << 4) | (1 << 1));
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700370 RCBA32_OR(0x2b1c, (1 << 22) | (1 << 14) | (1 << 13));
371 RCBA32(0x33e4) = 0x16bf0002;
372 RCBA32_OR(0x33e4, 0x1);
373 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700374
375 pch_iobp_update(0xCA000000, ~0UL, 0x00000009);
376
377 /* Set RCBA 0x2b1c[29]=1 if DSP disabled */
378 if (RCBA32(FD) & PCH_DISABLE_ADSPD)
379 RCBA32_OR(0x2b1c, (1 << 29));
380
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700381}
382
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200383static void pch_cg_init(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700384{
385 u32 reg32;
386 u16 reg16;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300387 struct device *igd_dev = pcidev_path_on_root(SA_DEVFN_IGD);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700388
389 /* DMI */
390 RCBA32_OR(0x2234, 0xf);
391
392 reg16 = pci_read_config16(dev, GEN_PMCON_1);
393 reg16 &= ~(1 << 10); /* Disable BIOS_PCI_EXP_EN for native PME */
394 if (pch_is_wpt())
395 reg16 &= ~(1 << 11);
396 else
397 reg16 |= (1 << 11);
398 reg16 |= (1 << 5) | (1 << 6) | (1 << 7) | (1 << 12);
399 reg16 |= (1 << 2); // PCI CLKRUN# Enable
400 pci_write_config16(dev, GEN_PMCON_1, reg16);
401
402 /*
403 * RCBA + 0x2614[27:25,14:13,10,8] = 101,11,1,1
404 * RCBA + 0x2614[23:16] = 0x20
405 * RCBA + 0x2614[30:28] = 0x0
406 * RCBA + 0x2614[26] = 1 (IF 0:2.0@0x08 >= 0x0b)
407 */
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700408 RCBA32_AND_OR(0x2614, ~0x64ff0000, 0x0a206500);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700409
410 /* Check for 0:2.0@0x08 >= 0x0b */
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300411 if (pch_is_wpt() || pci_read_config8(igd_dev, 0x8) >= 0x0b)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700412 RCBA32_OR(0x2614, (1 << 26));
413
414 RCBA32_OR(0x900, 0x0000031f);
415
416 reg32 = RCBA32(CG);
417 if (RCBA32(0x3454) & (1 << 4))
418 reg32 &= ~(1 << 29); // LPC Dynamic
419 else
420 reg32 |= (1 << 29); // LPC Dynamic
421 reg32 |= (1 << 31); // LP LPC
422 reg32 |= (1 << 30); // LP BLA
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700423 if (RCBA32(0x3454) & (1 << 4))
424 reg32 &= ~(1 << 29);
425 else
426 reg32 |= (1 << 29);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700427 reg32 |= (1 << 28); // GPIO Dynamic
428 reg32 |= (1 << 27); // HPET Dynamic
429 reg32 |= (1 << 26); // Generic Platform Event Clock
430 if (RCBA32(BUC) & PCH_DISABLE_GBE)
431 reg32 |= (1 << 23); // GbE Static
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700432 if (RCBA32(FD) & PCH_DISABLE_HD_AUDIO)
433 reg32 |= (1 << 21); // HDA Static
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700434 reg32 |= (1 << 22); // HDA Dynamic
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700435 RCBA32(CG) = reg32;
436
437 /* PCH-LP LPC */
438 if (pch_is_wpt())
439 RCBA32_AND_OR(0x3434, ~0x1f, 0x17);
440 else
441 RCBA32_OR(0x3434, 0x7);
442
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700443 /* SPI */
444 RCBA32_OR(0x38c0, 0x3c07);
445
446 pch_iobp_update(0xCE00C000, ~1UL, 0x00000000);
447}
448
449static void pch_set_acpi_mode(void)
450{
Kyösti Mälkkiad882c32020-06-02 05:05:30 +0300451 if (!acpi_is_wakeup_s3()) {
Kyösti Mälkkib6585482020-06-01 15:11:14 +0300452 apm_control(APM_CNT_ACPI_DISABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700453 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700454}
455
456static void lpc_init(struct device *dev)
457{
458 /* Legacy initialization */
459 isa_dma_init();
Arthur Heymans2abbe462019-06-04 14:12:01 +0200460 sb_rtc_init();
Angel Ponsf2e2b962020-10-13 20:19:40 +0200461 pch_misc_init(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700462
463 /* Interrupt configuration */
464 pch_enable_ioapic(dev);
465 pch_pirq_init(dev);
466 setup_i8259();
467 i8259_configure_irq_trigger(9, 1);
Matt DeVillier81a6f102018-02-19 17:33:48 -0600468 enable_hpet(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700469
470 /* Initialize power management */
471 pch_power_options(dev);
472 pch_pm_init(dev);
473 pch_cg_init(dev);
474
475 pch_set_acpi_mode();
476}
477
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200478static void pch_lpc_add_mmio_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700479{
480 u32 reg;
481 struct resource *res;
482 const u32 default_decode_base = IO_APIC_ADDR;
483
484 /*
485 * Just report all resources from IO-APIC base to 4GiB. Don't mark
486 * them reserved as that may upset the OS if this range is marked
487 * as reserved in the e820.
488 */
489 res = new_resource(dev, OIC);
490 res->base = default_decode_base;
491 res->size = 0 - default_decode_base;
492 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
493
494 /* RCBA */
Lee Leahy6ef51922017-03-17 10:56:08 -0700495 if (default_decode_base > RCBA_BASE_ADDRESS) {
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700496 res = new_resource(dev, RCBA);
497 res->base = RCBA_BASE_ADDRESS;
498 res->size = 16 * 1024;
499 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700500 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700501 }
502
503 /* Check LPC Memory Decode register. */
504 reg = pci_read_config32(dev, LGMR);
505 if (reg & 1) {
506 reg &= ~0xffff;
507 if (reg < default_decode_base) {
508 res = new_resource(dev, LGMR);
509 res->base = reg;
510 res->size = 16 * 1024;
511 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED |
Lee Leahy26b7cd02017-03-16 18:47:55 -0700512 IORESOURCE_FIXED | IORESOURCE_RESERVE;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700513 }
514 }
515}
516
517/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
518#define LPC_DEFAULT_IO_RANGE_LOWER 0
519#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
520
Julius Werner7c712bb2019-05-01 16:51:20 -0700521static inline int pch_io_range_in_default(int base, int size)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700522{
523 /* Does it start above the range? */
524 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
525 return 0;
526
527 /* Is it entirely contained? */
528 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
529 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
530 return 1;
531
532 /* This will return not in range for partial overlaps. */
533 return 0;
534}
535
536/*
537 * Note: this function assumes there is no overlap with the default LPC device's
538 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
539 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200540static void pch_lpc_add_io_resource(struct device *dev, u16 base, u16 size,
541 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700542{
543 struct resource *res;
544
545 if (pch_io_range_in_default(base, size))
546 return;
547
548 res = new_resource(dev, index);
549 res->base = base;
550 res->size = size;
551 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
552}
553
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200554static void pch_lpc_add_gen_io_resources(struct device *dev, int reg_value,
555 int index)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700556{
557 /*
558 * Check if the register is enabled. If so and the base exceeds the
Martin Rothde7ed6f2014-12-07 14:58:18 -0700559 * device's default claim range add the resource.
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700560 */
561 if (reg_value & 1) {
562 u16 base = reg_value & 0xfffc;
563 u16 size = (0x3 | ((reg_value >> 16) & 0xfc)) + 1;
564 pch_lpc_add_io_resource(dev, base, size, index);
565 }
566}
567
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200568static void pch_lpc_add_io_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700569{
570 struct resource *res;
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300571 config_t *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700572
573 /* Add the default claimed IO range for the LPC device. */
574 res = new_resource(dev, 0);
575 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
576 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
577 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
578
579 /* GPIOBASE */
580 pch_lpc_add_io_resource(dev, GPIO_BASE_ADDRESS,
581 GPIO_BASE_SIZE, GPIO_BASE);
582
583 /* PMBASE */
584 pch_lpc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, PMBASE);
585
586 /* LPC Generic IO Decode range. */
587 pch_lpc_add_gen_io_resources(dev, config->gen1_dec, LPC_GEN1_DEC);
588 pch_lpc_add_gen_io_resources(dev, config->gen2_dec, LPC_GEN2_DEC);
589 pch_lpc_add_gen_io_resources(dev, config->gen3_dec, LPC_GEN3_DEC);
590 pch_lpc_add_gen_io_resources(dev, config->gen4_dec, LPC_GEN4_DEC);
591}
592
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200593static void pch_lpc_read_resources(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700594{
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +0300595 struct global_nvs *gnvs;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700596
597 /* Get the normal PCI resources of this device. */
598 pci_dev_read_resources(dev);
599
600 /* Add non-standard MMIO resources. */
601 pch_lpc_add_mmio_resources(dev);
602
603 /* Add IO resources. */
604 pch_lpc_add_io_resources(dev);
605
606 /* Allocate ACPI NVS in CBMEM */
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +0300607 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(struct global_nvs));
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200608 if (!acpi_is_wakeup_s3() && gnvs)
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +0300609 memset(gnvs, 0, sizeof(struct global_nvs));
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700610}
611
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700612static void southcluster_inject_dsdt(const struct device *device)
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100613{
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +0300614 struct global_nvs *gnvs;
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100615
616 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
617 if (!gnvs) {
Lee Leahy26b7cd02017-03-16 18:47:55 -0700618 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100619 if (gnvs)
620 memset(gnvs, 0, sizeof(*gnvs));
621 }
622
623 if (gnvs) {
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100624 acpi_create_gnvs(gnvs);
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100625 /* And tell SMI about it */
Kyösti Mälkkic3c55212020-06-17 10:34:26 +0300626 apm_control(APM_CNT_GNVS_UPDATE);
Vladimir Serbinenkob219da82014-11-09 03:29:30 +0100627
628 /* Add it to DSDT. */
629 acpigen_write_scope("\\");
630 acpigen_write_name_dword("NVSA", (u32) gnvs);
631 acpigen_pop_len();
632 }
633}
634
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700635static unsigned long broadwell_write_acpi_tables(const struct device *device,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800636 unsigned long current,
637 struct acpi_rsdp *rsdp)
638{
Julius Wernercd49cce2019-03-05 16:53:33 -0800639 if (CONFIG(INTEL_PCH_UART_CONSOLE))
Duncan Laurie93bbd412017-11-11 20:03:29 -0800640 current = acpi_write_dbg2_pci_uart(rsdp, current,
641 (CONFIG_INTEL_PCH_UART_CONSOLE_NUMBER == 1) ?
642 PCH_DEV_UART1 : PCH_DEV_UART0,
643 ACPI_ACCESS_SIZE_BYTE_ACCESS);
644 return acpi_write_hpet(device, current, rsdp);
645}
646
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700647static struct device_operations device_ops = {
648 .read_resources = &pch_lpc_read_resources,
649 .set_resources = &pci_dev_set_resources,
650 .enable_resources = &pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200651 .acpi_inject_dsdt = southcluster_inject_dsdt,
Duncan Laurie93bbd412017-11-11 20:03:29 -0800652 .write_acpi_tables = broadwell_write_acpi_tables,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700653 .init = &lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100654 .scan_bus = &scan_static_bus,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700655 .ops_pci = &broadwell_pci_ops,
656};
657
658static const unsigned short pci_device_ids[] = {
659 PCH_LPT_LP_SAMPLE,
660 PCH_LPT_LP_PREMIUM,
661 PCH_LPT_LP_MAINSTREAM,
662 PCH_LPT_LP_VALUE,
663 PCH_WPT_HSW_U_SAMPLE,
664 PCH_WPT_BDW_U_SAMPLE,
665 PCH_WPT_BDW_U_PREMIUM,
666 PCH_WPT_BDW_U_BASE,
667 PCH_WPT_BDW_Y_SAMPLE,
668 PCH_WPT_BDW_Y_PREMIUM,
669 PCH_WPT_BDW_Y_BASE,
670 PCH_WPT_BDW_H,
671 0
672};
673
674static const struct pci_driver pch_lpc __pci_driver = {
675 .ops = &device_ops,
676 .vendor = PCI_VENDOR_ID_INTEL,
677 .devices = pci_device_ids,
678};