blob: f025d30d4e5aae1e65542e8ef9092567b55a8d7f [file] [log] [blame]
jinkun.hong503d1212014-07-31 14:50:49 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2014 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
jinkun.hong503d1212014-07-31 14:50:49 +080014 */
15
Kyösti Mälkki13f66502019-03-03 08:01:05 +020016#include <device/mmio.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070017#include <assert.h>
jinkun.hong503d1212014-07-31 14:50:49 +080018#include <console/console.h>
19#include <delay.h>
Julius Werner7a8a4ab2015-05-22 16:26:40 -070020#include <lib.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070021#include <soc/addressmap.h>
22#include <soc/clock.h>
23#include <soc/grf.h>
huang lind4c175b2016-03-02 18:46:24 +080024#include <soc/i2c.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070025#include <soc/soc.h>
26#include <stdint.h>
27#include <stdlib.h>
28#include <string.h>
jinkun.hong503d1212014-07-31 14:50:49 +080029
30struct pll_div {
31 u32 nr;
32 u32 nf;
33 u32 no;
34};
35
36struct rk3288_cru_reg {
37 u32 cru_apll_con[4];
38 u32 cru_dpll_con[4];
39 u32 cru_cpll_con[4];
40 u32 cru_gpll_con[4];
41 u32 cru_npll_con[4];
42 u32 cru_mode_con;
43 u32 reserved0[3];
44 u32 cru_clksel_con[43];
45 u32 reserved1[21];
46 u32 cru_clkgate_con[19];
47 u32 reserved2;
48 u32 cru_glb_srst_fst_value;
49 u32 cru_glb_srst_snd_value;
50 u32 cru_softrst_con[12];
51 u32 cru_misc_con;
52 u32 cru_glb_cnt_th;
53 u32 cru_glb_rst_con;
54 u32 reserved3;
55 u32 cru_glb_rst_st;
56 u32 reserved4;
57 u32 cru_sdmmc_con[2];
58 u32 cru_sdio0_con[2];
59 u32 cru_sdio1_con[2];
60 u32 cru_emmc_con[2];
61};
62check_member(rk3288_cru_reg, cru_emmc_con[1], 0x021c);
63
64static struct rk3288_cru_reg * const cru_ptr = (void *)CRU_BASE;
65
huang lin630c86d2014-08-26 17:28:46 +080066#define PLL_DIVISORS(hz, _nr, _no) {\
Julius Wernerf8dcdea2014-10-06 15:02:12 -070067 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
68 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
69 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
70 "divisors on line " STRINGIFY(__LINE__));
huang lin630c86d2014-08-26 17:28:46 +080071
Julius Wernerf8dcdea2014-10-06 15:02:12 -070072/* Keep divisors as low as possible to reduce jitter and power usage. */
Julius Wernerf8dcdea2014-10-06 15:02:12 -070073static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
74static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
jinkun.hong503d1212014-07-31 14:50:49 +080075
David Hendricks4bd65e12015-09-02 18:10:14 -070076/* See linux/drivers/clk/rockchip/clk-rk3288.c for more APLL combinations */
77static const struct pll_div apll_1800_cfg = PLL_DIVISORS(1800*MHz, 1, 1);
David Hendricks4a14dc22015-09-25 15:17:27 -070078static const struct pll_div apll_1416_cfg = PLL_DIVISORS(1416*MHz, 1, 1);
David Hendricksc8c099f2015-09-18 12:46:01 -070079static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 2);
David Hendricks4bd65e12015-09-02 18:10:14 -070080static const struct pll_div *apll_cfgs[] = {
81 [APLL_1800_MHZ] = &apll_1800_cfg,
David Hendricks4a14dc22015-09-25 15:17:27 -070082 [APLL_1416_MHZ] = &apll_1416_cfg,
David Hendricksc8c099f2015-09-18 12:46:01 -070083 [APLL_600_MHZ] = &apll_600_cfg,
David Hendricks4bd65e12015-09-02 18:10:14 -070084};
85
jinkun.hong503d1212014-07-31 14:50:49 +080086/*******************PLL CON0 BITS***************************/
87#define PLL_OD_MSK (0x0F)
88
89#define PLL_NR_MSK (0x3F << 8)
90#define PLL_NR_SHIFT (8)
91
92/*******************PLL CON1 BITS***************************/
93#define PLL_NF_MSK (0x1FFF)
94
95/*******************PLL CON2 BITS***************************/
96#define PLL_BWADJ_MSK (0x0FFF)
97
98/*******************PLL CON3 BITS***************************/
99#define PLL_RESET_MSK (1 << 5)
100#define PLL_RESET (1 << 5)
101#define PLL_RESET_RESUME (0 << 5)
102
103/*******************CLKSEL0 BITS***************************/
104/* core clk pll sel: amr or general */
105#define CORE_SEL_PLL_MSK (1 << 15)
106#define CORE_SEL_APLL (0 << 15)
107#define CORE_SEL_GPLL (1 << 15)
108
109/* a12 core clock div: clk_core = clk_src / (div_con + 1) */
110#define A12_DIV_SHIFT (8)
111#define A12_DIV_MSK (0x1F << 8)
112
113/* mp core axi clock div: clk = clk_src / (div_con + 1) */
114#define MP_DIV_SHIFT (4)
115#define MP_DIV_MSK (0xF << 4)
116
117/* m0 core axi clock div: clk = clk_src / (div_con + 1) */
118#define M0_DIV_MSK (0xF)
119
huang linbfdd7322014-09-25 16:33:38 +0800120/*******************CLKSEL1 BITS***************************/
121/* pd bus clk pll sel: codec or general */
122#define PD_BUS_SEL_PLL_MSK (1 << 15)
123#define PD_BUS_SEL_CPLL (0 << 15)
124#define PD_BUS_SEL_GPLL (1 << 15)
125
126/* pd bus pclk div:
127 * pclk = pd_bus_aclk /(div + 1)
128 */
129#define PD_BUS_PCLK_DIV_SHIFT (12)
130#define PD_BUS_PCLK_DIV_MSK (0x7 << 12)
131
132/* pd bus hclk div:
133 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
134 */
135#define PD_BUS_HCLK_DIV_SHIFT (8)
136#define PD_BUS_HCLK_DIV_MSK (0x3 << 8)
137
138/* pd bus aclk div:
139 * pd_bus_aclk = pd_bus_src_clk /(div0 * div1)
140 */
141#define PD_BUS_ACLK_DIV0_SHIFT (3)
142#define PD_BUS_ACLK_DIV0_MASK (0x1f << 3)
143#define PD_BUS_ACLK_DIV1_SHIFT (0)
144#define PD_BUS_ACLK_DIV1_MASK (0x7 << 0)
145
jinkun.hong503d1212014-07-31 14:50:49 +0800146/*******************CLKSEL10 BITS***************************/
147/* peripheral bus clk pll sel: codec or general */
148#define PERI_SEL_PLL_MSK (1 << 15)
149#define PERI_SEL_CPLL (0 << 15)
150#define PERI_SEL_GPLL (1 << 15)
151
152/* peripheral bus pclk div:
153 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
154 */
155#define PERI_PCLK_DIV_SHIFT (12)
156#define PERI_PCLK_DIV_MSK (0x7 << 12)
157
158/* peripheral bus hclk div:
159 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
160 */
161#define PERI_HCLK_DIV_SHIFT (8)
162#define PERI_HCLK_DIV_MSK (0x3 << 8)
163
164/* peripheral bus aclk div:
165 * aclk_periph =
166 * periph_clk_src / (peri_aclk_div_con + 1)
167 */
huang linbbcffd92014-09-27 12:02:27 +0800168#define PERI_ACLK_DIV_SHIFT (0x0)
jinkun.hong503d1212014-07-31 14:50:49 +0800169#define PERI_ACLK_DIV_MSK (0x1F)
170
171/*******************CLKSEL37 BITS***************************/
172#define L2_DIV_MSK (0x7)
173
174#define ATCLK_DIV_MSK (0x1F << 4)
175#define ATCLK_DIV_SHIFT (4)
176
177#define PCLK_DBG_DIV_MSK (0x1F << 9)
178#define PCLK_DBG_DIV_SHIFT (9)
179
180#define APLL_MODE_MSK (0x3)
181#define APLL_MODE_SLOW (0)
182#define APLL_MODE_NORM (1)
183
184#define DPLL_MODE_MSK (0x3 << 4)
185#define DPLL_MODE_SLOW (0 << 4)
186#define DPLL_MODE_NORM (1 << 4)
187
188#define CPLL_MODE_MSK (0x3 << 8)
189#define CPLL_MODE_SLOW (0 << 8)
190#define CPLL_MODE_NORM (1 << 8)
191
192#define GPLL_MODE_MSK (0x3 << 12)
193#define GPLL_MODE_SLOW (0 << 12)
194#define GPLL_MODE_NORM (1 << 12)
195
huang lin40f558e2014-09-19 14:51:52 +0800196#define NPLL_MODE_MSK (0x3 << 14)
197#define NPLL_MODE_SLOW (0 << 14)
198#define NPLL_MODE_NORM (1 << 14)
199
jinkun.hong503d1212014-07-31 14:50:49 +0800200#define SOCSTS_DPLL_LOCK (1 << 5)
201#define SOCSTS_APLL_LOCK (1 << 6)
202#define SOCSTS_CPLL_LOCK (1 << 7)
203#define SOCSTS_GPLL_LOCK (1 << 8)
huang lin40f558e2014-09-19 14:51:52 +0800204#define SOCSTS_NPLL_LOCK (1 << 9)
205
206#define VCO_MAX_KHZ (2200 * (MHz/KHz))
207#define VCO_MIN_KHZ (440 * (MHz/KHz))
208#define OUTPUT_MAX_KHZ (2200 * (MHz/KHz))
209#define OUTPUT_MIN_KHZ 27500
210#define FREF_MAX_KHZ (2200 * (MHz/KHz))
211#define FREF_MIN_KHZ 269
jinkun.hong503d1212014-07-31 14:50:49 +0800212
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700213static int rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
jinkun.hong503d1212014-07-31 14:50:49 +0800214{
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700215 /* All PLLs have same VCO and output frequency range restrictions. */
216 u32 vco_khz = OSC_HZ/KHz * div->nf / div->nr;
217 u32 output_khz = vco_khz / div->no;
218
219 printk(BIOS_DEBUG, "Configuring PLL at %p with NF = %d, NR = %d and "
220 "NO = %d (VCO = %uKHz, output = %uKHz)\n",
221 pll_con, div->nf, div->nr, div->no, vco_khz, output_khz);
huang lin40f558e2014-09-19 14:51:52 +0800222 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
223 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700224 (div->no == 1 || !(div->no % 2)));
225
jinkun.hong503d1212014-07-31 14:50:49 +0800226 /* enter rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800227 write32(&pll_con[3], RK_SETBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800228
Julius Werner2f37bd62015-02-19 14:51:15 -0800229 write32(&pll_con[0],
Julius Werner94184762015-02-19 20:19:23 -0800230 RK_CLRSETBITS(PLL_NR_MSK, (div->nr - 1) << PLL_NR_SHIFT) |
231 RK_CLRSETBITS(PLL_OD_MSK, (div->no - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800232
Julius Werner2f37bd62015-02-19 14:51:15 -0800233 write32(&pll_con[1], RK_CLRSETBITS(PLL_NF_MSK, (div->nf - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800234
Julius Werner2f37bd62015-02-19 14:51:15 -0800235 write32(&pll_con[2],
236 RK_CLRSETBITS(PLL_BWADJ_MSK, ((div->nf >> 1) - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800237
238 udelay(10);
239
240 /* return form rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800241 write32(&pll_con[3], RK_CLRBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800242
243 return 0;
244}
245
246void rkclk_init(void)
247{
huang linbfdd7322014-09-25 16:33:38 +0800248 u32 aclk_div;
249 u32 hclk_div;
250 u32 pclk_div;
251
jinkun.hong503d1212014-07-31 14:50:49 +0800252 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800253 write32(&cru_ptr->cru_mode_con,
Julius Werner94184762015-02-19 20:19:23 -0800254 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_SLOW) |
255 RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_SLOW));
jinkun.hong503d1212014-07-31 14:50:49 +0800256
257 /* init pll */
jinkun.hong503d1212014-07-31 14:50:49 +0800258 rkclk_set_pll(&cru_ptr->cru_gpll_con[0], &gpll_init_cfg);
259 rkclk_set_pll(&cru_ptr->cru_cpll_con[0], &cpll_init_cfg);
jinkun.hong503d1212014-07-31 14:50:49 +0800260
261 /* waiting for pll lock */
262 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800263 if ((read32(&rk3288_grf->soc_status[1])
huang lin08884e32014-10-10 20:28:47 -0700264 & (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
265 == (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
jinkun.hong503d1212014-07-31 14:50:49 +0800266 break;
267 udelay(1);
268 }
269
270 /*
huang linbfdd7322014-09-25 16:33:38 +0800271 * pd_bus clock pll source selection and
272 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
273 */
274 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700275 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
huang linbfdd7322014-09-25 16:33:38 +0800276 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
277 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700278 PD_BUS_ACLK_HZ && (hclk_div <= 0x3) && (hclk_div != 0x2));
huang linbfdd7322014-09-25 16:33:38 +0800279
280 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
281 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700282 PD_BUS_ACLK_HZ && pclk_div <= 0x7);
huang linbfdd7322014-09-25 16:33:38 +0800283
Julius Werner94184762015-02-19 20:19:23 -0800284 write32(&cru_ptr->cru_clksel_con[1], RK_SETBITS(PD_BUS_SEL_GPLL) |
285 RK_CLRSETBITS(PD_BUS_PCLK_DIV_MSK,
286 pclk_div << PD_BUS_PCLK_DIV_SHIFT) |
287 RK_CLRSETBITS(PD_BUS_HCLK_DIV_MSK,
288 hclk_div << PD_BUS_HCLK_DIV_SHIFT) |
289 RK_CLRSETBITS(PD_BUS_ACLK_DIV0_MASK,
290 aclk_div << PD_BUS_ACLK_DIV0_SHIFT) |
291 RK_CLRSETBITS(PD_BUS_ACLK_DIV1_MASK, 0 << 0));
huang linbfdd7322014-09-25 16:33:38 +0800292
293 /*
jinkun.hong503d1212014-07-31 14:50:49 +0800294 * peri clock pll source selection and
295 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
jinkun.hong503d1212014-07-31 14:50:49 +0800296 */
huang linbfdd7322014-09-25 16:33:38 +0800297 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700298 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
huang linbfdd7322014-09-25 16:33:38 +0800299
300 hclk_div = log2(PERI_ACLK_HZ / PERI_HCLK_HZ);
301 assert((1 << hclk_div) * PERI_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700302 PERI_ACLK_HZ && (hclk_div <= 0x2));
huang linbfdd7322014-09-25 16:33:38 +0800303
304 pclk_div = log2(PERI_ACLK_HZ / PERI_PCLK_HZ);
305 assert((1 << pclk_div) * PERI_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700306 PERI_ACLK_HZ && (pclk_div <= 0x3));
huang linbfdd7322014-09-25 16:33:38 +0800307
Julius Werner94184762015-02-19 20:19:23 -0800308 write32(&cru_ptr->cru_clksel_con[10], RK_SETBITS(PERI_SEL_GPLL) |
309 RK_CLRSETBITS(PERI_PCLK_DIV_MSK,
310 pclk_div << PERI_PCLK_DIV_SHIFT) |
311 RK_CLRSETBITS(PERI_HCLK_DIV_MSK,
312 hclk_div << PERI_HCLK_DIV_SHIFT) |
313 RK_CLRSETBITS(PERI_ACLK_DIV_MSK,
314 aclk_div << PERI_ACLK_DIV_SHIFT));
jinkun.hong503d1212014-07-31 14:50:49 +0800315
316 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800317 write32(&cru_ptr->cru_mode_con,
Julius Werner94184762015-02-19 20:19:23 -0800318 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_NORM) |
319 RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_NORM));
jinkun.hong503d1212014-07-31 14:50:49 +0800320
321}
322
David Hendricks4bd65e12015-09-02 18:10:14 -0700323void rkclk_configure_cpu(enum apll_frequencies apll_freq)
huang lin08884e32014-10-10 20:28:47 -0700324{
325 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800326 write32(&cru_ptr->cru_mode_con,
327 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_SLOW));
huang lin08884e32014-10-10 20:28:47 -0700328
David Hendricks4bd65e12015-09-02 18:10:14 -0700329 rkclk_set_pll(&cru_ptr->cru_apll_con[0], apll_cfgs[apll_freq]);
huang lin08884e32014-10-10 20:28:47 -0700330
331 /* waiting for pll lock */
332 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800333 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_APLL_LOCK)
huang lin08884e32014-10-10 20:28:47 -0700334 break;
335 udelay(1);
336 }
337
338 /*
339 * core clock pll source selection and
340 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
341 * core clock select apll, apll clk = 1800MHz
342 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
343 */
Julius Werner94184762015-02-19 20:19:23 -0800344 write32(&cru_ptr->cru_clksel_con[0], RK_CLRBITS(CORE_SEL_PLL_MSK) |
345 RK_CLRSETBITS(A12_DIV_MSK, 0 << A12_DIV_SHIFT) |
346 RK_CLRSETBITS(MP_DIV_MSK, 3 << MP_DIV_SHIFT) |
347 RK_CLRSETBITS(M0_DIV_MSK, 1 << 0));
huang lin08884e32014-10-10 20:28:47 -0700348
349 /*
350 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
351 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
352 */
Julius Werner2f37bd62015-02-19 14:51:15 -0800353 write32(&cru_ptr->cru_clksel_con[37],
Julius Werner94184762015-02-19 20:19:23 -0800354 RK_CLRSETBITS(L2_DIV_MSK, 1 << 0) |
355 RK_CLRSETBITS(ATCLK_DIV_MSK, (3 << ATCLK_DIV_SHIFT)) |
356 RK_CLRSETBITS(PCLK_DBG_DIV_MSK, (3 << PCLK_DBG_DIV_SHIFT)));
huang lin08884e32014-10-10 20:28:47 -0700357
358 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800359 write32(&cru_ptr->cru_mode_con,
360 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_NORM));
huang lin08884e32014-10-10 20:28:47 -0700361}
362
Jinkun Hongc33ce352014-08-28 09:37:22 -0700363void rkclk_configure_ddr(unsigned int hz)
364{
365 struct pll_div dpll_cfg;
366
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700367 switch (hz) {
368 case 300*MHz:
huang linc2b48e52015-06-30 10:01:14 +0800369 dpll_cfg = (struct pll_div){.nf = 50, .nr = 2, .no = 2};
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700370 break;
371 case 533*MHz: /* actually 533.3P MHz */
372 dpll_cfg = (struct pll_div){.nf = 400, .nr = 9, .no = 2};
373 break;
374 case 666*MHz: /* actually 666.6P MHz */
375 dpll_cfg = (struct pll_div){.nf = 500, .nr = 9, .no = 2};
376 break;
377 case 800*MHz:
378 dpll_cfg = (struct pll_div){.nf = 100, .nr = 3, .no = 1};
379 break;
380 default:
381 die("Unsupported SDRAM frequency, add to clock.c!");
Jinkun Hongc33ce352014-08-28 09:37:22 -0700382 }
383
Jinkun Hongc33ce352014-08-28 09:37:22 -0700384 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800385 write32(&cru_ptr->cru_mode_con,
386 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_SLOW));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700387
388 rkclk_set_pll(&cru_ptr->cru_dpll_con[0], &dpll_cfg);
389
390 /* waiting for pll lock */
391 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800392 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_DPLL_LOCK)
Jinkun Hongc33ce352014-08-28 09:37:22 -0700393 break;
394 udelay(1);
395 }
396
397 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800398 write32(&cru_ptr->cru_mode_con,
399 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_NORM));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700400}
401
402void rkclk_ddr_reset(u32 ch, u32 ctl, u32 phy)
403{
404 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
405 u32 ctl_psrstn_shift = 3 + 5 * ch;
406 u32 ctl_srstn_shift = 2 + 5 * ch;
407 u32 phy_psrstn_shift = 1 + 5 * ch;
408 u32 phy_srstn_shift = 5 * ch;
409
Julius Werner2f37bd62015-02-19 14:51:15 -0800410 write32(&cru_ptr->cru_softrst_con[10],
Julius Werner94184762015-02-19 20:19:23 -0800411 RK_CLRSETBITS(1 << phy_ctl_srstn_shift,
412 phy << phy_ctl_srstn_shift) |
413 RK_CLRSETBITS(1 << ctl_psrstn_shift, ctl << ctl_psrstn_shift) |
414 RK_CLRSETBITS(1 << ctl_srstn_shift, ctl << ctl_srstn_shift) |
415 RK_CLRSETBITS(1 << phy_psrstn_shift, phy << phy_psrstn_shift) |
416 RK_CLRSETBITS(1 << phy_srstn_shift, phy << phy_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700417}
418
419void rkclk_ddr_phy_ctl_reset(u32 ch, u32 n)
420{
421 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
422
Julius Werner2f37bd62015-02-19 14:51:15 -0800423 write32(&cru_ptr->cru_softrst_con[10],
Julius Werner94184762015-02-19 20:19:23 -0800424 RK_CLRSETBITS(1 << phy_ctl_srstn_shift,
425 n << phy_ctl_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700426}
427
huang lin630c86d2014-08-26 17:28:46 +0800428void rkclk_configure_spi(unsigned int bus, unsigned int hz)
jinkun.hong503d1212014-07-31 14:50:49 +0800429{
huang lin630c86d2014-08-26 17:28:46 +0800430 int src_clk_div = GPLL_HZ / hz;
jinkun.hong503d1212014-07-31 14:50:49 +0800431
Julius Wernerb37c8c02016-09-06 14:09:16 -0700432 assert((src_clk_div - 1 <= 127) && (src_clk_div * hz == GPLL_HZ));
huang lin630c86d2014-08-26 17:28:46 +0800433
434 switch (bus) { /*select gpll as spi src clk, and set div*/
435 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800436 write32(&cru_ptr->cru_clksel_con[25],
Julius Werner94184762015-02-19 20:19:23 -0800437 RK_CLRSETBITS(1 << 7 | 0x1f << 0,
438 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800439 break;
440 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800441 write32(&cru_ptr->cru_clksel_con[25],
Julius Werner94184762015-02-19 20:19:23 -0800442 RK_CLRSETBITS(1 << 15 | 0x1f << 8,
443 1 << 15 | (src_clk_div - 1) << 8));
huang lin630c86d2014-08-26 17:28:46 +0800444 break;
445 case 2:
Julius Werner2f37bd62015-02-19 14:51:15 -0800446 write32(&cru_ptr->cru_clksel_con[39],
Julius Werner94184762015-02-19 20:19:23 -0800447 RK_CLRSETBITS(1 << 7 | 0x1f << 0,
448 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800449 break;
450 default:
451 printk(BIOS_ERR, "do not support this spi bus\n");
452 }
jinkun.hong503d1212014-07-31 14:50:49 +0800453}
huang lin739df1b2014-08-27 17:07:42 +0800454
455static u32 clk_gcd(u32 a, u32 b)
456{
457 while (b != 0) {
458 int r = b;
459 b = a % b;
460 a = r;
461 }
462 return a;
463}
464
465void rkclk_configure_i2s(unsigned int hz)
466{
467 int n, d;
468 int v;
469
470 /* i2s source clock: gpll
471 i2s0_outclk_sel: clk_i2s
Elyes HAOUAS809aeee2018-08-07 12:14:33 +0200472 i2s0_clk_sel: divider output from fraction
huang lin739df1b2014-08-27 17:07:42 +0800473 i2s0_pll_div_con: 0*/
Julius Werner2f37bd62015-02-19 14:51:15 -0800474 write32(&cru_ptr->cru_clksel_con[4],
Julius Werner94184762015-02-19 20:19:23 -0800475 RK_CLRSETBITS(1 << 15 | 1 << 12 | 3 << 8 | 0x7f << 0,
476 1 << 15 | 0 << 12 | 1 << 8 | 0 << 0));
huang lin739df1b2014-08-27 17:07:42 +0800477
478 /* set frac divider */
479 v = clk_gcd(GPLL_HZ, hz);
480 n = (GPLL_HZ / v) & (0xffff);
481 d = (hz / v) & (0xffff);
482 assert(hz == GPLL_HZ / n * d);
Julius Werner2f37bd62015-02-19 14:51:15 -0800483 write32(&cru_ptr->cru_clksel_con[8], d << 16 | n);
huang lin739df1b2014-08-27 17:07:42 +0800484}
huang lina97bd5a2014-10-14 10:04:16 -0700485
Julius Werner33df4952014-12-16 22:48:26 -0800486void rkclk_configure_crypto(unsigned int hz)
487{
488 u32 div = PD_BUS_ACLK_HZ / hz;
489
Julius Wernerb37c8c02016-09-06 14:09:16 -0700490 assert((div - 1 <= 3) && (div * hz == PD_BUS_ACLK_HZ));
Julius Werner33df4952014-12-16 22:48:26 -0800491 assert(hz <= 150*MHz); /* Suggested max in TRM. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800492 write32(&cru_ptr->cru_clksel_con[26],
493 RK_CLRSETBITS(0x3 << 6, (div - 1) << 6));
Julius Werner33df4952014-12-16 22:48:26 -0800494}
495
huang lina97bd5a2014-10-14 10:04:16 -0700496void rkclk_configure_tsadc(unsigned int hz)
497{
498 u32 div;
499 u32 src_clk = 32 * KHz; /* tsadc source clock is 32KHz*/
500
501 div = src_clk / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700502 assert((div - 1 <= 63) && (div * hz == 32 * KHz));
Julius Werner2f37bd62015-02-19 14:51:15 -0800503 write32(&cru_ptr->cru_clksel_con[2],
504 RK_CLRSETBITS(0x3f << 0, (div - 1) << 0));
huang lina97bd5a2014-10-14 10:04:16 -0700505}
huang lin40f558e2014-09-19 14:51:52 +0800506
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500507static int pll_para_config(u32 freq_hz, struct pll_div *div, u32 *ext_div)
huang lin40f558e2014-09-19 14:51:52 +0800508{
509 u32 ref_khz = OSC_HZ / KHz, nr, nf = 0;
510 u32 fref_khz;
511 u32 diff_khz, best_diff_khz;
512 const u32 max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
513 u32 vco_khz;
514 u32 no = 1;
515 u32 freq_khz = freq_hz / KHz;
516
517 if (!freq_hz) {
518 printk(BIOS_ERR, "%s: the frequency can not be 0 Hz\n", __func__);
519 return -1;
520 }
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500521
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100522 no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500523 if (ext_div) {
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100524 *ext_div = DIV_ROUND_UP(no, max_no);
525 no = DIV_ROUND_UP(no, *ext_div);
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500526 }
huang lin40f558e2014-09-19 14:51:52 +0800527
528 /* only even divisors (and 1) are supported */
529 if (no > 1)
Elyes HAOUAS6df3b642018-11-26 22:53:49 +0100530 no = DIV_ROUND_UP(no, 2) * 2;
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500531
huang lin40f558e2014-09-19 14:51:52 +0800532 vco_khz = freq_khz * no;
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500533 if (ext_div)
534 vco_khz *= *ext_div;
535
huang lin40f558e2014-09-19 14:51:52 +0800536 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
537 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
538 " for Frequency (%uHz).\n", __func__, freq_hz);
539 return -1;
540 }
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500541
huang lin40f558e2014-09-19 14:51:52 +0800542 div->no = no;
543
544 best_diff_khz = vco_khz;
545 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
546 fref_khz = ref_khz / nr;
547 if (fref_khz < FREF_MIN_KHZ)
548 break;
549 if (fref_khz > FREF_MAX_KHZ)
550 continue;
551
552 nf = vco_khz / fref_khz;
553 if (nf >= max_nf)
554 continue;
555 diff_khz = vco_khz - nf * fref_khz;
556 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
557 nf++;
558 diff_khz = fref_khz - diff_khz;
559 }
560
561 if (diff_khz >= best_diff_khz)
562 continue;
563
564 best_diff_khz = diff_khz;
565 div->nr = nr;
566 div->nf = nf;
567 }
568
569 if (best_diff_khz > 4 * (MHz/KHz)) {
570 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
571 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
572 best_diff_khz * KHz);
573 return -1;
574 }
575
576 return 0;
577}
578
579void rkclk_configure_edp(void)
580{
huang lin2e2288d2014-11-25 09:27:13 +0800581 /* clk_edp_24M source: 24M */
Julius Werner2f37bd62015-02-19 14:51:15 -0800582 write32(&cru_ptr->cru_clksel_con[28], RK_SETBITS(1 << 15));
huang lin2e2288d2014-11-25 09:27:13 +0800583
huang lin40f558e2014-09-19 14:51:52 +0800584 /* rst edp */
Julius Werner2f37bd62015-02-19 14:51:15 -0800585 write32(&cru_ptr->cru_softrst_con[6], RK_SETBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800586 udelay(1);
Julius Werner2f37bd62015-02-19 14:51:15 -0800587 write32(&cru_ptr->cru_softrst_con[6], RK_CLRBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800588}
589
Yakir Yang68f42be2015-04-29 10:08:12 -0500590void rkclk_configure_hdmi(void)
591{
592 /* enable pclk hdmi ctrl */
593 write32(&cru_ptr->cru_clkgate_con[16], RK_CLRBITS(1 << 9));
594
595 /* software reset hdmi */
596 write32(&cru_ptr->cru_softrst_con[7], RK_SETBITS(1 << 9));
597 udelay(1);
598 write32(&cru_ptr->cru_softrst_con[7], RK_CLRBITS(1 << 9));
599}
600
huang lin40f558e2014-09-19 14:51:52 +0800601void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
602{
603 u32 div;
604
605 /* vop aclk source clk: cpll */
606 div = CPLL_HZ / aclk_hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700607 assert((div - 1 <= 63) && (div * aclk_hz == CPLL_HZ));
huang lin40f558e2014-09-19 14:51:52 +0800608
609 switch (vop_id) {
610 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800611 write32(&cru_ptr->cru_clksel_con[31],
Julius Werner94184762015-02-19 20:19:23 -0800612 RK_CLRSETBITS(3 << 6 | 0x1f << 0,
613 0 << 6 | (div - 1) << 0));
huang lin40f558e2014-09-19 14:51:52 +0800614 break;
615
616 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800617 write32(&cru_ptr->cru_clksel_con[31],
Julius Werner94184762015-02-19 20:19:23 -0800618 RK_CLRSETBITS(3 << 14 | 0x1f << 8,
619 0 << 14 | (div - 1) << 8));
huang lin40f558e2014-09-19 14:51:52 +0800620 break;
621 }
622}
623
huang lin40f558e2014-09-19 14:51:52 +0800624int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
625{
626 struct pll_div npll_config = {0};
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500627 u32 lcdc_div;
huang lin40f558e2014-09-19 14:51:52 +0800628
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500629 if (pll_para_config(dclk_hz, &npll_config, &lcdc_div))
huang lin40f558e2014-09-19 14:51:52 +0800630 return -1;
631
632 /* npll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800633 write32(&cru_ptr->cru_mode_con,
634 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_SLOW));
huang lin40f558e2014-09-19 14:51:52 +0800635
636 rkclk_set_pll(&cru_ptr->cru_npll_con[0], &npll_config);
637
638 /* waiting for pll lock */
639 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800640 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
huang lin40f558e2014-09-19 14:51:52 +0800641 break;
642 udelay(1);
643 }
644
645 /* npll enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800646 write32(&cru_ptr->cru_mode_con,
647 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_NORM));
huang lin40f558e2014-09-19 14:51:52 +0800648
649 /* vop dclk source clk: npll,dclk_div: 1 */
650 switch (vop_id) {
651 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800652 write32(&cru_ptr->cru_clksel_con[27],
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500653 RK_CLRSETBITS(0xff << 8 | 3 << 0,
654 (lcdc_div - 1) << 8 | 2 << 0));
huang lin40f558e2014-09-19 14:51:52 +0800655 break;
656
657 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800658 write32(&cru_ptr->cru_clksel_con[29],
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500659 RK_CLRSETBITS(0xff << 8 | 3 << 6,
660 (lcdc_div - 1) << 8 | 2 << 6));
huang lin40f558e2014-09-19 14:51:52 +0800661 break;
662 }
663 return 0;
664}
Julius Werner2460a552014-11-24 13:50:46 -0800665
666int rkclk_was_watchdog_reset(void)
667{
668 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800669 return read32(&cru_ptr->cru_glb_rst_st) & 0x30;
Julius Werner2460a552014-11-24 13:50:46 -0800670}
huang lind4c175b2016-03-02 18:46:24 +0800671
Martin Roth57e89092019-10-23 21:45:23 -0600672unsigned int rkclk_i2c_clock_for_bus(unsigned int bus)
huang lind4c175b2016-03-02 18:46:24 +0800673{
674 /*i2c0,i2c2 src clk from pd_bus_pclk
675 other i2c src clk from peri_pclk
676 */
677 switch (bus) {
678 case 0:
679 case 2:
680 return PD_BUS_PCLK_HZ;
681
682 case 1:
683 case 3:
684 case 4:
685 case 5:
686 return PERI_PCLK_HZ;
687
688 default:
689 return -1; /* Should never happen. */
690 }
691
692}