blob: b6bafe81aeb9112b309cd4b04885d5bf79040f6b [file] [log] [blame]
jinkun.hong503d1212014-07-31 14:50:49 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2014 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010017 * Foundation, Inc.
jinkun.hong503d1212014-07-31 14:50:49 +080018 */
19
jinkun.hong503d1212014-07-31 14:50:49 +080020#include <arch/io.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070021#include <assert.h>
jinkun.hong503d1212014-07-31 14:50:49 +080022#include <console/console.h>
23#include <delay.h>
Julius Werner7a8a4ab2015-05-22 16:26:40 -070024#include <lib.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070025#include <soc/addressmap.h>
26#include <soc/clock.h>
27#include <soc/grf.h>
28#include <soc/soc.h>
29#include <stdint.h>
30#include <stdlib.h>
31#include <string.h>
jinkun.hong503d1212014-07-31 14:50:49 +080032
33struct pll_div {
34 u32 nr;
35 u32 nf;
36 u32 no;
37};
38
39struct rk3288_cru_reg {
40 u32 cru_apll_con[4];
41 u32 cru_dpll_con[4];
42 u32 cru_cpll_con[4];
43 u32 cru_gpll_con[4];
44 u32 cru_npll_con[4];
45 u32 cru_mode_con;
46 u32 reserved0[3];
47 u32 cru_clksel_con[43];
48 u32 reserved1[21];
49 u32 cru_clkgate_con[19];
50 u32 reserved2;
51 u32 cru_glb_srst_fst_value;
52 u32 cru_glb_srst_snd_value;
53 u32 cru_softrst_con[12];
54 u32 cru_misc_con;
55 u32 cru_glb_cnt_th;
56 u32 cru_glb_rst_con;
57 u32 reserved3;
58 u32 cru_glb_rst_st;
59 u32 reserved4;
60 u32 cru_sdmmc_con[2];
61 u32 cru_sdio0_con[2];
62 u32 cru_sdio1_con[2];
63 u32 cru_emmc_con[2];
64};
65check_member(rk3288_cru_reg, cru_emmc_con[1], 0x021c);
66
67static struct rk3288_cru_reg * const cru_ptr = (void *)CRU_BASE;
68
huang lin630c86d2014-08-26 17:28:46 +080069#define PLL_DIVISORS(hz, _nr, _no) {\
Julius Wernerf8dcdea2014-10-06 15:02:12 -070070 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
71 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
72 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
73 "divisors on line " STRINGIFY(__LINE__));
huang lin630c86d2014-08-26 17:28:46 +080074
Julius Wernerf8dcdea2014-10-06 15:02:12 -070075/* Keep divisors as low as possible to reduce jitter and power usage. */
Julius Wernerf8dcdea2014-10-06 15:02:12 -070076static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
77static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
jinkun.hong503d1212014-07-31 14:50:49 +080078
David Hendricks4bd65e12015-09-02 18:10:14 -070079/* See linux/drivers/clk/rockchip/clk-rk3288.c for more APLL combinations */
80static const struct pll_div apll_1800_cfg = PLL_DIVISORS(1800*MHz, 1, 1);
81static const struct pll_div apll_1392_cfg = PLL_DIVISORS(1392*MHz, 1, 1);
David Hendricksc8c099f2015-09-18 12:46:01 -070082static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 2);
David Hendricks4bd65e12015-09-02 18:10:14 -070083static const struct pll_div *apll_cfgs[] = {
84 [APLL_1800_MHZ] = &apll_1800_cfg,
85 [APLL_1392_MHZ] = &apll_1392_cfg,
David Hendricksc8c099f2015-09-18 12:46:01 -070086 [APLL_600_MHZ] = &apll_600_cfg,
David Hendricks4bd65e12015-09-02 18:10:14 -070087};
88
jinkun.hong503d1212014-07-31 14:50:49 +080089/*******************PLL CON0 BITS***************************/
90#define PLL_OD_MSK (0x0F)
91
92#define PLL_NR_MSK (0x3F << 8)
93#define PLL_NR_SHIFT (8)
94
95/*******************PLL CON1 BITS***************************/
96#define PLL_NF_MSK (0x1FFF)
97
98/*******************PLL CON2 BITS***************************/
99#define PLL_BWADJ_MSK (0x0FFF)
100
101/*******************PLL CON3 BITS***************************/
102#define PLL_RESET_MSK (1 << 5)
103#define PLL_RESET (1 << 5)
104#define PLL_RESET_RESUME (0 << 5)
105
106/*******************CLKSEL0 BITS***************************/
107/* core clk pll sel: amr or general */
108#define CORE_SEL_PLL_MSK (1 << 15)
109#define CORE_SEL_APLL (0 << 15)
110#define CORE_SEL_GPLL (1 << 15)
111
112/* a12 core clock div: clk_core = clk_src / (div_con + 1) */
113#define A12_DIV_SHIFT (8)
114#define A12_DIV_MSK (0x1F << 8)
115
116/* mp core axi clock div: clk = clk_src / (div_con + 1) */
117#define MP_DIV_SHIFT (4)
118#define MP_DIV_MSK (0xF << 4)
119
120/* m0 core axi clock div: clk = clk_src / (div_con + 1) */
121#define M0_DIV_MSK (0xF)
122
huang linbfdd7322014-09-25 16:33:38 +0800123/*******************CLKSEL1 BITS***************************/
124/* pd bus clk pll sel: codec or general */
125#define PD_BUS_SEL_PLL_MSK (1 << 15)
126#define PD_BUS_SEL_CPLL (0 << 15)
127#define PD_BUS_SEL_GPLL (1 << 15)
128
129/* pd bus pclk div:
130 * pclk = pd_bus_aclk /(div + 1)
131 */
132#define PD_BUS_PCLK_DIV_SHIFT (12)
133#define PD_BUS_PCLK_DIV_MSK (0x7 << 12)
134
135/* pd bus hclk div:
136 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
137 */
138#define PD_BUS_HCLK_DIV_SHIFT (8)
139#define PD_BUS_HCLK_DIV_MSK (0x3 << 8)
140
141/* pd bus aclk div:
142 * pd_bus_aclk = pd_bus_src_clk /(div0 * div1)
143 */
144#define PD_BUS_ACLK_DIV0_SHIFT (3)
145#define PD_BUS_ACLK_DIV0_MASK (0x1f << 3)
146#define PD_BUS_ACLK_DIV1_SHIFT (0)
147#define PD_BUS_ACLK_DIV1_MASK (0x7 << 0)
148
jinkun.hong503d1212014-07-31 14:50:49 +0800149/*******************CLKSEL10 BITS***************************/
150/* peripheral bus clk pll sel: codec or general */
151#define PERI_SEL_PLL_MSK (1 << 15)
152#define PERI_SEL_CPLL (0 << 15)
153#define PERI_SEL_GPLL (1 << 15)
154
155/* peripheral bus pclk div:
156 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
157 */
158#define PERI_PCLK_DIV_SHIFT (12)
159#define PERI_PCLK_DIV_MSK (0x7 << 12)
160
161/* peripheral bus hclk div:
162 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
163 */
164#define PERI_HCLK_DIV_SHIFT (8)
165#define PERI_HCLK_DIV_MSK (0x3 << 8)
166
167/* peripheral bus aclk div:
168 * aclk_periph =
169 * periph_clk_src / (peri_aclk_div_con + 1)
170 */
huang linbbcffd92014-09-27 12:02:27 +0800171#define PERI_ACLK_DIV_SHIFT (0x0)
jinkun.hong503d1212014-07-31 14:50:49 +0800172#define PERI_ACLK_DIV_MSK (0x1F)
173
174/*******************CLKSEL37 BITS***************************/
175#define L2_DIV_MSK (0x7)
176
177#define ATCLK_DIV_MSK (0x1F << 4)
178#define ATCLK_DIV_SHIFT (4)
179
180#define PCLK_DBG_DIV_MSK (0x1F << 9)
181#define PCLK_DBG_DIV_SHIFT (9)
182
183#define APLL_MODE_MSK (0x3)
184#define APLL_MODE_SLOW (0)
185#define APLL_MODE_NORM (1)
186
187#define DPLL_MODE_MSK (0x3 << 4)
188#define DPLL_MODE_SLOW (0 << 4)
189#define DPLL_MODE_NORM (1 << 4)
190
191#define CPLL_MODE_MSK (0x3 << 8)
192#define CPLL_MODE_SLOW (0 << 8)
193#define CPLL_MODE_NORM (1 << 8)
194
195#define GPLL_MODE_MSK (0x3 << 12)
196#define GPLL_MODE_SLOW (0 << 12)
197#define GPLL_MODE_NORM (1 << 12)
198
huang lin40f558e2014-09-19 14:51:52 +0800199#define NPLL_MODE_MSK (0x3 << 14)
200#define NPLL_MODE_SLOW (0 << 14)
201#define NPLL_MODE_NORM (1 << 14)
202
jinkun.hong503d1212014-07-31 14:50:49 +0800203#define SOCSTS_DPLL_LOCK (1 << 5)
204#define SOCSTS_APLL_LOCK (1 << 6)
205#define SOCSTS_CPLL_LOCK (1 << 7)
206#define SOCSTS_GPLL_LOCK (1 << 8)
huang lin40f558e2014-09-19 14:51:52 +0800207#define SOCSTS_NPLL_LOCK (1 << 9)
208
209#define VCO_MAX_KHZ (2200 * (MHz/KHz))
210#define VCO_MIN_KHZ (440 * (MHz/KHz))
211#define OUTPUT_MAX_KHZ (2200 * (MHz/KHz))
212#define OUTPUT_MIN_KHZ 27500
213#define FREF_MAX_KHZ (2200 * (MHz/KHz))
214#define FREF_MIN_KHZ 269
jinkun.hong503d1212014-07-31 14:50:49 +0800215
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700216static int rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
jinkun.hong503d1212014-07-31 14:50:49 +0800217{
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700218 /* All PLLs have same VCO and output frequency range restrictions. */
219 u32 vco_khz = OSC_HZ/KHz * div->nf / div->nr;
220 u32 output_khz = vco_khz / div->no;
221
222 printk(BIOS_DEBUG, "Configuring PLL at %p with NF = %d, NR = %d and "
223 "NO = %d (VCO = %uKHz, output = %uKHz)\n",
224 pll_con, div->nf, div->nr, div->no, vco_khz, output_khz);
huang lin40f558e2014-09-19 14:51:52 +0800225 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
226 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700227 (div->no == 1 || !(div->no % 2)));
228
jinkun.hong503d1212014-07-31 14:50:49 +0800229 /* enter rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800230 write32(&pll_con[3], RK_SETBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800231
Julius Werner2f37bd62015-02-19 14:51:15 -0800232 write32(&pll_con[0],
Julius Werner94184762015-02-19 20:19:23 -0800233 RK_CLRSETBITS(PLL_NR_MSK, (div->nr - 1) << PLL_NR_SHIFT) |
234 RK_CLRSETBITS(PLL_OD_MSK, (div->no - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800235
Julius Werner2f37bd62015-02-19 14:51:15 -0800236 write32(&pll_con[1], RK_CLRSETBITS(PLL_NF_MSK, (div->nf - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800237
Julius Werner2f37bd62015-02-19 14:51:15 -0800238 write32(&pll_con[2],
239 RK_CLRSETBITS(PLL_BWADJ_MSK, ((div->nf >> 1) - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800240
241 udelay(10);
242
243 /* return form rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800244 write32(&pll_con[3], RK_CLRBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800245
246 return 0;
247}
248
249void rkclk_init(void)
250{
huang linbfdd7322014-09-25 16:33:38 +0800251 u32 aclk_div;
252 u32 hclk_div;
253 u32 pclk_div;
254
jinkun.hong503d1212014-07-31 14:50:49 +0800255 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800256 write32(&cru_ptr->cru_mode_con,
Julius Werner94184762015-02-19 20:19:23 -0800257 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_SLOW) |
258 RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_SLOW));
jinkun.hong503d1212014-07-31 14:50:49 +0800259
260 /* init pll */
jinkun.hong503d1212014-07-31 14:50:49 +0800261 rkclk_set_pll(&cru_ptr->cru_gpll_con[0], &gpll_init_cfg);
262 rkclk_set_pll(&cru_ptr->cru_cpll_con[0], &cpll_init_cfg);
jinkun.hong503d1212014-07-31 14:50:49 +0800263
264 /* waiting for pll lock */
265 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800266 if ((read32(&rk3288_grf->soc_status[1])
huang lin08884e32014-10-10 20:28:47 -0700267 & (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
268 == (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
jinkun.hong503d1212014-07-31 14:50:49 +0800269 break;
270 udelay(1);
271 }
272
273 /*
huang linbfdd7322014-09-25 16:33:38 +0800274 * pd_bus clock pll source selection and
275 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
276 */
277 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
278 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
279 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
280 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
281 PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
282
283 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
284 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
285 PD_BUS_ACLK_HZ && pclk_div < 0x7);
286
Julius Werner94184762015-02-19 20:19:23 -0800287 write32(&cru_ptr->cru_clksel_con[1], RK_SETBITS(PD_BUS_SEL_GPLL) |
288 RK_CLRSETBITS(PD_BUS_PCLK_DIV_MSK,
289 pclk_div << PD_BUS_PCLK_DIV_SHIFT) |
290 RK_CLRSETBITS(PD_BUS_HCLK_DIV_MSK,
291 hclk_div << PD_BUS_HCLK_DIV_SHIFT) |
292 RK_CLRSETBITS(PD_BUS_ACLK_DIV0_MASK,
293 aclk_div << PD_BUS_ACLK_DIV0_SHIFT) |
294 RK_CLRSETBITS(PD_BUS_ACLK_DIV1_MASK, 0 << 0));
huang linbfdd7322014-09-25 16:33:38 +0800295
296 /*
jinkun.hong503d1212014-07-31 14:50:49 +0800297 * peri clock pll source selection and
298 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
jinkun.hong503d1212014-07-31 14:50:49 +0800299 */
huang linbfdd7322014-09-25 16:33:38 +0800300 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
301 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
302
303 hclk_div = log2(PERI_ACLK_HZ / PERI_HCLK_HZ);
304 assert((1 << hclk_div) * PERI_HCLK_HZ ==
305 PERI_ACLK_HZ && (hclk_div < 0x4));
306
307 pclk_div = log2(PERI_ACLK_HZ / PERI_PCLK_HZ);
308 assert((1 << pclk_div) * PERI_PCLK_HZ ==
309 PERI_ACLK_HZ && (pclk_div < 0x4));
310
Julius Werner94184762015-02-19 20:19:23 -0800311 write32(&cru_ptr->cru_clksel_con[10], RK_SETBITS(PERI_SEL_GPLL) |
312 RK_CLRSETBITS(PERI_PCLK_DIV_MSK,
313 pclk_div << PERI_PCLK_DIV_SHIFT) |
314 RK_CLRSETBITS(PERI_HCLK_DIV_MSK,
315 hclk_div << PERI_HCLK_DIV_SHIFT) |
316 RK_CLRSETBITS(PERI_ACLK_DIV_MSK,
317 aclk_div << PERI_ACLK_DIV_SHIFT));
jinkun.hong503d1212014-07-31 14:50:49 +0800318
319 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800320 write32(&cru_ptr->cru_mode_con,
Julius Werner94184762015-02-19 20:19:23 -0800321 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_NORM) |
322 RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_NORM));
jinkun.hong503d1212014-07-31 14:50:49 +0800323
324}
325
David Hendricks4bd65e12015-09-02 18:10:14 -0700326void rkclk_configure_cpu(enum apll_frequencies apll_freq)
huang lin08884e32014-10-10 20:28:47 -0700327{
328 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800329 write32(&cru_ptr->cru_mode_con,
330 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_SLOW));
huang lin08884e32014-10-10 20:28:47 -0700331
David Hendricks4bd65e12015-09-02 18:10:14 -0700332 rkclk_set_pll(&cru_ptr->cru_apll_con[0], apll_cfgs[apll_freq]);
huang lin08884e32014-10-10 20:28:47 -0700333
334 /* waiting for pll lock */
335 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800336 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_APLL_LOCK)
huang lin08884e32014-10-10 20:28:47 -0700337 break;
338 udelay(1);
339 }
340
341 /*
342 * core clock pll source selection and
343 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
344 * core clock select apll, apll clk = 1800MHz
345 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
346 */
Julius Werner94184762015-02-19 20:19:23 -0800347 write32(&cru_ptr->cru_clksel_con[0], RK_CLRBITS(CORE_SEL_PLL_MSK) |
348 RK_CLRSETBITS(A12_DIV_MSK, 0 << A12_DIV_SHIFT) |
349 RK_CLRSETBITS(MP_DIV_MSK, 3 << MP_DIV_SHIFT) |
350 RK_CLRSETBITS(M0_DIV_MSK, 1 << 0));
huang lin08884e32014-10-10 20:28:47 -0700351
352 /*
353 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
354 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
355 */
Julius Werner2f37bd62015-02-19 14:51:15 -0800356 write32(&cru_ptr->cru_clksel_con[37],
Julius Werner94184762015-02-19 20:19:23 -0800357 RK_CLRSETBITS(L2_DIV_MSK, 1 << 0) |
358 RK_CLRSETBITS(ATCLK_DIV_MSK, (3 << ATCLK_DIV_SHIFT)) |
359 RK_CLRSETBITS(PCLK_DBG_DIV_MSK, (3 << PCLK_DBG_DIV_SHIFT)));
huang lin08884e32014-10-10 20:28:47 -0700360
361 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800362 write32(&cru_ptr->cru_mode_con,
363 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_NORM));
huang lin08884e32014-10-10 20:28:47 -0700364}
365
Jinkun Hongc33ce352014-08-28 09:37:22 -0700366void rkclk_configure_ddr(unsigned int hz)
367{
368 struct pll_div dpll_cfg;
369
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700370 switch (hz) {
371 case 300*MHz:
huang linc2b48e52015-06-30 10:01:14 +0800372 dpll_cfg = (struct pll_div){.nf = 50, .nr = 2, .no = 2};
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700373 break;
374 case 533*MHz: /* actually 533.3P MHz */
375 dpll_cfg = (struct pll_div){.nf = 400, .nr = 9, .no = 2};
376 break;
377 case 666*MHz: /* actually 666.6P MHz */
378 dpll_cfg = (struct pll_div){.nf = 500, .nr = 9, .no = 2};
379 break;
380 case 800*MHz:
381 dpll_cfg = (struct pll_div){.nf = 100, .nr = 3, .no = 1};
382 break;
383 default:
384 die("Unsupported SDRAM frequency, add to clock.c!");
Jinkun Hongc33ce352014-08-28 09:37:22 -0700385 }
386
Jinkun Hongc33ce352014-08-28 09:37:22 -0700387 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800388 write32(&cru_ptr->cru_mode_con,
389 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_SLOW));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700390
391 rkclk_set_pll(&cru_ptr->cru_dpll_con[0], &dpll_cfg);
392
393 /* waiting for pll lock */
394 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800395 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_DPLL_LOCK)
Jinkun Hongc33ce352014-08-28 09:37:22 -0700396 break;
397 udelay(1);
398 }
399
400 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800401 write32(&cru_ptr->cru_mode_con,
402 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_NORM));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700403}
404
405void rkclk_ddr_reset(u32 ch, u32 ctl, u32 phy)
406{
407 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
408 u32 ctl_psrstn_shift = 3 + 5 * ch;
409 u32 ctl_srstn_shift = 2 + 5 * ch;
410 u32 phy_psrstn_shift = 1 + 5 * ch;
411 u32 phy_srstn_shift = 5 * ch;
412
Julius Werner2f37bd62015-02-19 14:51:15 -0800413 write32(&cru_ptr->cru_softrst_con[10],
Julius Werner94184762015-02-19 20:19:23 -0800414 RK_CLRSETBITS(1 << phy_ctl_srstn_shift,
415 phy << phy_ctl_srstn_shift) |
416 RK_CLRSETBITS(1 << ctl_psrstn_shift, ctl << ctl_psrstn_shift) |
417 RK_CLRSETBITS(1 << ctl_srstn_shift, ctl << ctl_srstn_shift) |
418 RK_CLRSETBITS(1 << phy_psrstn_shift, phy << phy_psrstn_shift) |
419 RK_CLRSETBITS(1 << phy_srstn_shift, phy << phy_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700420}
421
422void rkclk_ddr_phy_ctl_reset(u32 ch, u32 n)
423{
424 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
425
Julius Werner2f37bd62015-02-19 14:51:15 -0800426 write32(&cru_ptr->cru_softrst_con[10],
Julius Werner94184762015-02-19 20:19:23 -0800427 RK_CLRSETBITS(1 << phy_ctl_srstn_shift,
428 n << phy_ctl_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700429}
430
huang lin630c86d2014-08-26 17:28:46 +0800431void rkclk_configure_spi(unsigned int bus, unsigned int hz)
jinkun.hong503d1212014-07-31 14:50:49 +0800432{
huang lin630c86d2014-08-26 17:28:46 +0800433 int src_clk_div = GPLL_HZ / hz;
jinkun.hong503d1212014-07-31 14:50:49 +0800434
huang lin630c86d2014-08-26 17:28:46 +0800435 assert((src_clk_div - 1 < 127) && (src_clk_div * hz == GPLL_HZ));
436
437 switch (bus) { /*select gpll as spi src clk, and set div*/
438 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800439 write32(&cru_ptr->cru_clksel_con[25],
Julius Werner94184762015-02-19 20:19:23 -0800440 RK_CLRSETBITS(1 << 7 | 0x1f << 0,
441 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800442 break;
443 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800444 write32(&cru_ptr->cru_clksel_con[25],
Julius Werner94184762015-02-19 20:19:23 -0800445 RK_CLRSETBITS(1 << 15 | 0x1f << 8,
446 1 << 15 | (src_clk_div - 1) << 8));
huang lin630c86d2014-08-26 17:28:46 +0800447 break;
448 case 2:
Julius Werner2f37bd62015-02-19 14:51:15 -0800449 write32(&cru_ptr->cru_clksel_con[39],
Julius Werner94184762015-02-19 20:19:23 -0800450 RK_CLRSETBITS(1 << 7 | 0x1f << 0,
451 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800452 break;
453 default:
454 printk(BIOS_ERR, "do not support this spi bus\n");
455 }
jinkun.hong503d1212014-07-31 14:50:49 +0800456}
huang lin739df1b2014-08-27 17:07:42 +0800457
458static u32 clk_gcd(u32 a, u32 b)
459{
460 while (b != 0) {
461 int r = b;
462 b = a % b;
463 a = r;
464 }
465 return a;
466}
467
468void rkclk_configure_i2s(unsigned int hz)
469{
470 int n, d;
471 int v;
472
473 /* i2s source clock: gpll
474 i2s0_outclk_sel: clk_i2s
475 i2s0_clk_sel: divider ouput from fraction
476 i2s0_pll_div_con: 0*/
Julius Werner2f37bd62015-02-19 14:51:15 -0800477 write32(&cru_ptr->cru_clksel_con[4],
Julius Werner94184762015-02-19 20:19:23 -0800478 RK_CLRSETBITS(1 << 15 | 1 << 12 | 3 << 8 | 0x7f << 0,
479 1 << 15 | 0 << 12 | 1 << 8 | 0 << 0));
huang lin739df1b2014-08-27 17:07:42 +0800480
481 /* set frac divider */
482 v = clk_gcd(GPLL_HZ, hz);
483 n = (GPLL_HZ / v) & (0xffff);
484 d = (hz / v) & (0xffff);
485 assert(hz == GPLL_HZ / n * d);
Julius Werner2f37bd62015-02-19 14:51:15 -0800486 write32(&cru_ptr->cru_clksel_con[8], d << 16 | n);
huang lin739df1b2014-08-27 17:07:42 +0800487}
huang lina97bd5a2014-10-14 10:04:16 -0700488
Julius Werner33df4952014-12-16 22:48:26 -0800489void rkclk_configure_crypto(unsigned int hz)
490{
491 u32 div = PD_BUS_ACLK_HZ / hz;
492
493 assert((div - 1 < 4) && (div * hz == PD_BUS_ACLK_HZ));
494 assert(hz <= 150*MHz); /* Suggested max in TRM. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800495 write32(&cru_ptr->cru_clksel_con[26],
496 RK_CLRSETBITS(0x3 << 6, (div - 1) << 6));
Julius Werner33df4952014-12-16 22:48:26 -0800497}
498
huang lina97bd5a2014-10-14 10:04:16 -0700499void rkclk_configure_tsadc(unsigned int hz)
500{
501 u32 div;
502 u32 src_clk = 32 * KHz; /* tsadc source clock is 32KHz*/
503
504 div = src_clk / hz;
505 assert((div - 1 < 64) && (div * hz == 32 * KHz));
Julius Werner2f37bd62015-02-19 14:51:15 -0800506 write32(&cru_ptr->cru_clksel_con[2],
507 RK_CLRSETBITS(0x3f << 0, (div - 1) << 0));
huang lina97bd5a2014-10-14 10:04:16 -0700508}
huang lin40f558e2014-09-19 14:51:52 +0800509
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500510static int pll_para_config(u32 freq_hz, struct pll_div *div, u32 *ext_div)
huang lin40f558e2014-09-19 14:51:52 +0800511{
512 u32 ref_khz = OSC_HZ / KHz, nr, nf = 0;
513 u32 fref_khz;
514 u32 diff_khz, best_diff_khz;
515 const u32 max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
516 u32 vco_khz;
517 u32 no = 1;
518 u32 freq_khz = freq_hz / KHz;
519
520 if (!freq_hz) {
521 printk(BIOS_ERR, "%s: the frequency can not be 0 Hz\n", __func__);
522 return -1;
523 }
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500524
huang lin40f558e2014-09-19 14:51:52 +0800525 no = div_round_up(VCO_MIN_KHZ, freq_khz);
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500526 if (ext_div) {
527 *ext_div = div_round_up(no, max_no);
528 no = div_round_up(no, *ext_div);
529 }
huang lin40f558e2014-09-19 14:51:52 +0800530
531 /* only even divisors (and 1) are supported */
532 if (no > 1)
533 no = div_round_up(no, 2) * 2;
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500534
huang lin40f558e2014-09-19 14:51:52 +0800535 vco_khz = freq_khz * no;
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500536 if (ext_div)
537 vco_khz *= *ext_div;
538
huang lin40f558e2014-09-19 14:51:52 +0800539 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
540 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
541 " for Frequency (%uHz).\n", __func__, freq_hz);
542 return -1;
543 }
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500544
huang lin40f558e2014-09-19 14:51:52 +0800545 div->no = no;
546
547 best_diff_khz = vco_khz;
548 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
549 fref_khz = ref_khz / nr;
550 if (fref_khz < FREF_MIN_KHZ)
551 break;
552 if (fref_khz > FREF_MAX_KHZ)
553 continue;
554
555 nf = vco_khz / fref_khz;
556 if (nf >= max_nf)
557 continue;
558 diff_khz = vco_khz - nf * fref_khz;
559 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
560 nf++;
561 diff_khz = fref_khz - diff_khz;
562 }
563
564 if (diff_khz >= best_diff_khz)
565 continue;
566
567 best_diff_khz = diff_khz;
568 div->nr = nr;
569 div->nf = nf;
570 }
571
572 if (best_diff_khz > 4 * (MHz/KHz)) {
573 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
574 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
575 best_diff_khz * KHz);
576 return -1;
577 }
578
579 return 0;
580}
581
582void rkclk_configure_edp(void)
583{
huang lin2e2288d2014-11-25 09:27:13 +0800584 /* clk_edp_24M source: 24M */
Julius Werner2f37bd62015-02-19 14:51:15 -0800585 write32(&cru_ptr->cru_clksel_con[28], RK_SETBITS(1 << 15));
huang lin2e2288d2014-11-25 09:27:13 +0800586
huang lin40f558e2014-09-19 14:51:52 +0800587 /* rst edp */
Julius Werner2f37bd62015-02-19 14:51:15 -0800588 write32(&cru_ptr->cru_softrst_con[6], RK_SETBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800589 udelay(1);
Julius Werner2f37bd62015-02-19 14:51:15 -0800590 write32(&cru_ptr->cru_softrst_con[6], RK_CLRBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800591}
592
Yakir Yang68f42be2015-04-29 10:08:12 -0500593void rkclk_configure_hdmi(void)
594{
595 /* enable pclk hdmi ctrl */
596 write32(&cru_ptr->cru_clkgate_con[16], RK_CLRBITS(1 << 9));
597
598 /* software reset hdmi */
599 write32(&cru_ptr->cru_softrst_con[7], RK_SETBITS(1 << 9));
600 udelay(1);
601 write32(&cru_ptr->cru_softrst_con[7], RK_CLRBITS(1 << 9));
602}
603
huang lin40f558e2014-09-19 14:51:52 +0800604void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
605{
606 u32 div;
607
608 /* vop aclk source clk: cpll */
609 div = CPLL_HZ / aclk_hz;
610 assert((div - 1 < 64) && (div * aclk_hz == CPLL_HZ));
611
612 switch (vop_id) {
613 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800614 write32(&cru_ptr->cru_clksel_con[31],
Julius Werner94184762015-02-19 20:19:23 -0800615 RK_CLRSETBITS(3 << 6 | 0x1f << 0,
616 0 << 6 | (div - 1) << 0));
huang lin40f558e2014-09-19 14:51:52 +0800617 break;
618
619 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800620 write32(&cru_ptr->cru_clksel_con[31],
Julius Werner94184762015-02-19 20:19:23 -0800621 RK_CLRSETBITS(3 << 14 | 0x1f << 8,
622 0 << 14 | (div - 1) << 8));
huang lin40f558e2014-09-19 14:51:52 +0800623 break;
624 }
625}
626
huang lin40f558e2014-09-19 14:51:52 +0800627int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
628{
629 struct pll_div npll_config = {0};
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500630 u32 lcdc_div;
huang lin40f558e2014-09-19 14:51:52 +0800631
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500632 if (pll_para_config(dclk_hz, &npll_config, &lcdc_div))
huang lin40f558e2014-09-19 14:51:52 +0800633 return -1;
634
635 /* npll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800636 write32(&cru_ptr->cru_mode_con,
637 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_SLOW));
huang lin40f558e2014-09-19 14:51:52 +0800638
639 rkclk_set_pll(&cru_ptr->cru_npll_con[0], &npll_config);
640
641 /* waiting for pll lock */
642 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800643 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
huang lin40f558e2014-09-19 14:51:52 +0800644 break;
645 udelay(1);
646 }
647
648 /* npll enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800649 write32(&cru_ptr->cru_mode_con,
650 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_NORM));
huang lin40f558e2014-09-19 14:51:52 +0800651
652 /* vop dclk source clk: npll,dclk_div: 1 */
653 switch (vop_id) {
654 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800655 write32(&cru_ptr->cru_clksel_con[27],
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500656 RK_CLRSETBITS(0xff << 8 | 3 << 0,
657 (lcdc_div - 1) << 8 | 2 << 0));
huang lin40f558e2014-09-19 14:51:52 +0800658 break;
659
660 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800661 write32(&cru_ptr->cru_clksel_con[29],
Yakir Yang8c3ab6a2015-07-27 08:50:36 -0500662 RK_CLRSETBITS(0xff << 8 | 3 << 6,
663 (lcdc_div - 1) << 8 | 2 << 6));
huang lin40f558e2014-09-19 14:51:52 +0800664 break;
665 }
666 return 0;
667}
Julius Werner2460a552014-11-24 13:50:46 -0800668
669int rkclk_was_watchdog_reset(void)
670{
671 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800672 return read32(&cru_ptr->cru_glb_rst_st) & 0x30;
Julius Werner2460a552014-11-24 13:50:46 -0800673}