blob: a9c888d631a927737123f8eedfb09e7b855d503c [file] [log] [blame]
jinkun.hong503d1212014-07-31 14:50:49 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2014 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
jinkun.hong503d1212014-07-31 14:50:49 +080020#include <arch/io.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070021#include <assert.h>
jinkun.hong503d1212014-07-31 14:50:49 +080022#include <console/console.h>
23#include <delay.h>
Julius Werner7a453eb2014-10-20 13:14:55 -070024#include <soc/addressmap.h>
25#include <soc/clock.h>
26#include <soc/grf.h>
27#include <soc/soc.h>
28#include <stdint.h>
29#include <stdlib.h>
30#include <string.h>
jinkun.hong503d1212014-07-31 14:50:49 +080031
32struct pll_div {
33 u32 nr;
34 u32 nf;
35 u32 no;
36};
37
38struct rk3288_cru_reg {
39 u32 cru_apll_con[4];
40 u32 cru_dpll_con[4];
41 u32 cru_cpll_con[4];
42 u32 cru_gpll_con[4];
43 u32 cru_npll_con[4];
44 u32 cru_mode_con;
45 u32 reserved0[3];
46 u32 cru_clksel_con[43];
47 u32 reserved1[21];
48 u32 cru_clkgate_con[19];
49 u32 reserved2;
50 u32 cru_glb_srst_fst_value;
51 u32 cru_glb_srst_snd_value;
52 u32 cru_softrst_con[12];
53 u32 cru_misc_con;
54 u32 cru_glb_cnt_th;
55 u32 cru_glb_rst_con;
56 u32 reserved3;
57 u32 cru_glb_rst_st;
58 u32 reserved4;
59 u32 cru_sdmmc_con[2];
60 u32 cru_sdio0_con[2];
61 u32 cru_sdio1_con[2];
62 u32 cru_emmc_con[2];
63};
64check_member(rk3288_cru_reg, cru_emmc_con[1], 0x021c);
65
66static struct rk3288_cru_reg * const cru_ptr = (void *)CRU_BASE;
67
huang lin630c86d2014-08-26 17:28:46 +080068#define PLL_DIVISORS(hz, _nr, _no) {\
Julius Wernerf8dcdea2014-10-06 15:02:12 -070069 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
70 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
71 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
72 "divisors on line " STRINGIFY(__LINE__));
huang lin630c86d2014-08-26 17:28:46 +080073
Julius Wernerf8dcdea2014-10-06 15:02:12 -070074/* Keep divisors as low as possible to reduce jitter and power usage. */
75static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
76static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
77static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
jinkun.hong503d1212014-07-31 14:50:49 +080078
79/*******************PLL CON0 BITS***************************/
80#define PLL_OD_MSK (0x0F)
81
82#define PLL_NR_MSK (0x3F << 8)
83#define PLL_NR_SHIFT (8)
84
85/*******************PLL CON1 BITS***************************/
86#define PLL_NF_MSK (0x1FFF)
87
88/*******************PLL CON2 BITS***************************/
89#define PLL_BWADJ_MSK (0x0FFF)
90
91/*******************PLL CON3 BITS***************************/
92#define PLL_RESET_MSK (1 << 5)
93#define PLL_RESET (1 << 5)
94#define PLL_RESET_RESUME (0 << 5)
95
96/*******************CLKSEL0 BITS***************************/
97/* core clk pll sel: amr or general */
98#define CORE_SEL_PLL_MSK (1 << 15)
99#define CORE_SEL_APLL (0 << 15)
100#define CORE_SEL_GPLL (1 << 15)
101
102/* a12 core clock div: clk_core = clk_src / (div_con + 1) */
103#define A12_DIV_SHIFT (8)
104#define A12_DIV_MSK (0x1F << 8)
105
106/* mp core axi clock div: clk = clk_src / (div_con + 1) */
107#define MP_DIV_SHIFT (4)
108#define MP_DIV_MSK (0xF << 4)
109
110/* m0 core axi clock div: clk = clk_src / (div_con + 1) */
111#define M0_DIV_MSK (0xF)
112
huang linbfdd7322014-09-25 16:33:38 +0800113/*******************CLKSEL1 BITS***************************/
114/* pd bus clk pll sel: codec or general */
115#define PD_BUS_SEL_PLL_MSK (1 << 15)
116#define PD_BUS_SEL_CPLL (0 << 15)
117#define PD_BUS_SEL_GPLL (1 << 15)
118
119/* pd bus pclk div:
120 * pclk = pd_bus_aclk /(div + 1)
121 */
122#define PD_BUS_PCLK_DIV_SHIFT (12)
123#define PD_BUS_PCLK_DIV_MSK (0x7 << 12)
124
125/* pd bus hclk div:
126 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
127 */
128#define PD_BUS_HCLK_DIV_SHIFT (8)
129#define PD_BUS_HCLK_DIV_MSK (0x3 << 8)
130
131/* pd bus aclk div:
132 * pd_bus_aclk = pd_bus_src_clk /(div0 * div1)
133 */
134#define PD_BUS_ACLK_DIV0_SHIFT (3)
135#define PD_BUS_ACLK_DIV0_MASK (0x1f << 3)
136#define PD_BUS_ACLK_DIV1_SHIFT (0)
137#define PD_BUS_ACLK_DIV1_MASK (0x7 << 0)
138
jinkun.hong503d1212014-07-31 14:50:49 +0800139/*******************CLKSEL10 BITS***************************/
140/* peripheral bus clk pll sel: codec or general */
141#define PERI_SEL_PLL_MSK (1 << 15)
142#define PERI_SEL_CPLL (0 << 15)
143#define PERI_SEL_GPLL (1 << 15)
144
145/* peripheral bus pclk div:
146 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
147 */
148#define PERI_PCLK_DIV_SHIFT (12)
149#define PERI_PCLK_DIV_MSK (0x7 << 12)
150
151/* peripheral bus hclk div:
152 * aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1
153 */
154#define PERI_HCLK_DIV_SHIFT (8)
155#define PERI_HCLK_DIV_MSK (0x3 << 8)
156
157/* peripheral bus aclk div:
158 * aclk_periph =
159 * periph_clk_src / (peri_aclk_div_con + 1)
160 */
huang linbbcffd92014-09-27 12:02:27 +0800161#define PERI_ACLK_DIV_SHIFT (0x0)
jinkun.hong503d1212014-07-31 14:50:49 +0800162#define PERI_ACLK_DIV_MSK (0x1F)
163
164/*******************CLKSEL37 BITS***************************/
165#define L2_DIV_MSK (0x7)
166
167#define ATCLK_DIV_MSK (0x1F << 4)
168#define ATCLK_DIV_SHIFT (4)
169
170#define PCLK_DBG_DIV_MSK (0x1F << 9)
171#define PCLK_DBG_DIV_SHIFT (9)
172
173#define APLL_MODE_MSK (0x3)
174#define APLL_MODE_SLOW (0)
175#define APLL_MODE_NORM (1)
176
177#define DPLL_MODE_MSK (0x3 << 4)
178#define DPLL_MODE_SLOW (0 << 4)
179#define DPLL_MODE_NORM (1 << 4)
180
181#define CPLL_MODE_MSK (0x3 << 8)
182#define CPLL_MODE_SLOW (0 << 8)
183#define CPLL_MODE_NORM (1 << 8)
184
185#define GPLL_MODE_MSK (0x3 << 12)
186#define GPLL_MODE_SLOW (0 << 12)
187#define GPLL_MODE_NORM (1 << 12)
188
huang lin40f558e2014-09-19 14:51:52 +0800189#define NPLL_MODE_MSK (0x3 << 14)
190#define NPLL_MODE_SLOW (0 << 14)
191#define NPLL_MODE_NORM (1 << 14)
192
jinkun.hong503d1212014-07-31 14:50:49 +0800193#define SOCSTS_DPLL_LOCK (1 << 5)
194#define SOCSTS_APLL_LOCK (1 << 6)
195#define SOCSTS_CPLL_LOCK (1 << 7)
196#define SOCSTS_GPLL_LOCK (1 << 8)
huang lin40f558e2014-09-19 14:51:52 +0800197#define SOCSTS_NPLL_LOCK (1 << 9)
198
199#define VCO_MAX_KHZ (2200 * (MHz/KHz))
200#define VCO_MIN_KHZ (440 * (MHz/KHz))
201#define OUTPUT_MAX_KHZ (2200 * (MHz/KHz))
202#define OUTPUT_MIN_KHZ 27500
203#define FREF_MAX_KHZ (2200 * (MHz/KHz))
204#define FREF_MIN_KHZ 269
jinkun.hong503d1212014-07-31 14:50:49 +0800205
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700206static int rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
jinkun.hong503d1212014-07-31 14:50:49 +0800207{
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700208 /* All PLLs have same VCO and output frequency range restrictions. */
209 u32 vco_khz = OSC_HZ/KHz * div->nf / div->nr;
210 u32 output_khz = vco_khz / div->no;
211
212 printk(BIOS_DEBUG, "Configuring PLL at %p with NF = %d, NR = %d and "
213 "NO = %d (VCO = %uKHz, output = %uKHz)\n",
214 pll_con, div->nf, div->nr, div->no, vco_khz, output_khz);
huang lin40f558e2014-09-19 14:51:52 +0800215 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
216 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700217 (div->no == 1 || !(div->no % 2)));
218
jinkun.hong503d1212014-07-31 14:50:49 +0800219 /* enter rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800220 write32(&pll_con[3], RK_SETBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800221
Julius Werner2f37bd62015-02-19 14:51:15 -0800222 write32(&pll_con[0],
223 RK_CLRSETBITS(PLL_NR_MSK, (div->nr - 1) << PLL_NR_SHIFT) | RK_CLRSETBITS(PLL_OD_MSK, (div->no - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800224
Julius Werner2f37bd62015-02-19 14:51:15 -0800225 write32(&pll_con[1], RK_CLRSETBITS(PLL_NF_MSK, (div->nf - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800226
Julius Werner2f37bd62015-02-19 14:51:15 -0800227 write32(&pll_con[2],
228 RK_CLRSETBITS(PLL_BWADJ_MSK, ((div->nf >> 1) - 1)));
jinkun.hong503d1212014-07-31 14:50:49 +0800229
230 udelay(10);
231
232 /* return form rest */
Julius Werner2f37bd62015-02-19 14:51:15 -0800233 write32(&pll_con[3], RK_CLRBITS(PLL_RESET_MSK));
jinkun.hong503d1212014-07-31 14:50:49 +0800234
235 return 0;
236}
237
huang linbfdd7322014-09-25 16:33:38 +0800238/*
239 TODO:
240 it should be replaced by lib.h function
241 'unsigned long log2(unsigned long x)'
242*/
243static unsigned int log2(unsigned int value)
244{
245 unsigned int div = 0;
246
247 while (value != 1) {
248 div++;
249 value = ALIGN_UP(value, 2) / 2;
250 }
251 return div;
252}
253
jinkun.hong503d1212014-07-31 14:50:49 +0800254void rkclk_init(void)
255{
huang linbfdd7322014-09-25 16:33:38 +0800256 u32 aclk_div;
257 u32 hclk_div;
258 u32 pclk_div;
259
jinkun.hong503d1212014-07-31 14:50:49 +0800260 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800261 write32(&cru_ptr->cru_mode_con,
262 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_SLOW) | RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_SLOW));
jinkun.hong503d1212014-07-31 14:50:49 +0800263
264 /* init pll */
jinkun.hong503d1212014-07-31 14:50:49 +0800265 rkclk_set_pll(&cru_ptr->cru_gpll_con[0], &gpll_init_cfg);
266 rkclk_set_pll(&cru_ptr->cru_cpll_con[0], &cpll_init_cfg);
jinkun.hong503d1212014-07-31 14:50:49 +0800267
268 /* waiting for pll lock */
269 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800270 if ((read32(&rk3288_grf->soc_status[1])
huang lin08884e32014-10-10 20:28:47 -0700271 & (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
272 == (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
jinkun.hong503d1212014-07-31 14:50:49 +0800273 break;
274 udelay(1);
275 }
276
277 /*
huang linbfdd7322014-09-25 16:33:38 +0800278 * pd_bus clock pll source selection and
279 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
280 */
281 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
282 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
283 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
284 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
285 PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
286
287 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
288 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
289 PD_BUS_ACLK_HZ && pclk_div < 0x7);
290
Julius Werner2f37bd62015-02-19 14:51:15 -0800291 write32(&cru_ptr->cru_clksel_con[1],
292 RK_SETBITS(PD_BUS_SEL_GPLL) | RK_CLRSETBITS(PD_BUS_PCLK_DIV_MSK, pclk_div << PD_BUS_PCLK_DIV_SHIFT) | RK_CLRSETBITS(PD_BUS_HCLK_DIV_MSK, hclk_div << PD_BUS_HCLK_DIV_SHIFT) | RK_CLRSETBITS(PD_BUS_ACLK_DIV0_MASK, aclk_div << PD_BUS_ACLK_DIV0_SHIFT) | RK_CLRSETBITS(PD_BUS_ACLK_DIV1_MASK, 0 << 0));
huang linbfdd7322014-09-25 16:33:38 +0800293
294 /*
jinkun.hong503d1212014-07-31 14:50:49 +0800295 * peri clock pll source selection and
296 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
jinkun.hong503d1212014-07-31 14:50:49 +0800297 */
huang linbfdd7322014-09-25 16:33:38 +0800298 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
299 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
300
301 hclk_div = log2(PERI_ACLK_HZ / PERI_HCLK_HZ);
302 assert((1 << hclk_div) * PERI_HCLK_HZ ==
303 PERI_ACLK_HZ && (hclk_div < 0x4));
304
305 pclk_div = log2(PERI_ACLK_HZ / PERI_PCLK_HZ);
306 assert((1 << pclk_div) * PERI_PCLK_HZ ==
307 PERI_ACLK_HZ && (pclk_div < 0x4));
308
Julius Werner2f37bd62015-02-19 14:51:15 -0800309 write32(&cru_ptr->cru_clksel_con[10],
310 RK_SETBITS(PERI_SEL_GPLL) | RK_CLRSETBITS(PERI_PCLK_DIV_MSK, pclk_div << PERI_PCLK_DIV_SHIFT) | RK_CLRSETBITS(PERI_HCLK_DIV_MSK, hclk_div << PERI_HCLK_DIV_SHIFT) | RK_CLRSETBITS(PERI_ACLK_DIV_MSK, aclk_div << PERI_ACLK_DIV_SHIFT));
jinkun.hong503d1212014-07-31 14:50:49 +0800311
312 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800313 write32(&cru_ptr->cru_mode_con,
314 RK_CLRSETBITS(GPLL_MODE_MSK, GPLL_MODE_NORM) | RK_CLRSETBITS(CPLL_MODE_MSK, CPLL_MODE_NORM));
jinkun.hong503d1212014-07-31 14:50:49 +0800315
316}
317
huang lin40f558e2014-09-19 14:51:52 +0800318void rkclk_configure_cpu(void)
huang lin08884e32014-10-10 20:28:47 -0700319{
320 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800321 write32(&cru_ptr->cru_mode_con,
322 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_SLOW));
huang lin08884e32014-10-10 20:28:47 -0700323
324 rkclk_set_pll(&cru_ptr->cru_apll_con[0], &apll_init_cfg);
325
326 /* waiting for pll lock */
327 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800328 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_APLL_LOCK)
huang lin08884e32014-10-10 20:28:47 -0700329 break;
330 udelay(1);
331 }
332
333 /*
334 * core clock pll source selection and
335 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
336 * core clock select apll, apll clk = 1800MHz
337 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
338 */
Julius Werner2f37bd62015-02-19 14:51:15 -0800339 write32(&cru_ptr->cru_clksel_con[0],
340 RK_CLRBITS(CORE_SEL_PLL_MSK) | RK_CLRSETBITS(A12_DIV_MSK, 0 << A12_DIV_SHIFT) | RK_CLRSETBITS(MP_DIV_MSK, 3 << MP_DIV_SHIFT) | RK_CLRSETBITS(M0_DIV_MSK, 1 << 0));
huang lin08884e32014-10-10 20:28:47 -0700341
342 /*
343 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
344 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
345 */
Julius Werner2f37bd62015-02-19 14:51:15 -0800346 write32(&cru_ptr->cru_clksel_con[37],
347 RK_CLRSETBITS(L2_DIV_MSK, 1 << 0) | RK_CLRSETBITS(ATCLK_DIV_MSK, (3 << ATCLK_DIV_SHIFT)) | RK_CLRSETBITS(PCLK_DBG_DIV_MSK, (3 << PCLK_DBG_DIV_SHIFT)));
huang lin08884e32014-10-10 20:28:47 -0700348
349 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800350 write32(&cru_ptr->cru_mode_con,
351 RK_CLRSETBITS(APLL_MODE_MSK, APLL_MODE_NORM));
huang lin08884e32014-10-10 20:28:47 -0700352}
353
Jinkun Hongc33ce352014-08-28 09:37:22 -0700354void rkclk_configure_ddr(unsigned int hz)
355{
356 struct pll_div dpll_cfg;
357
Julius Wernerf8dcdea2014-10-06 15:02:12 -0700358 switch (hz) {
359 case 300*MHz:
360 dpll_cfg = (struct pll_div){.nf = 25, .nr = 2, .no = 1};
361 break;
362 case 533*MHz: /* actually 533.3P MHz */
363 dpll_cfg = (struct pll_div){.nf = 400, .nr = 9, .no = 2};
364 break;
365 case 666*MHz: /* actually 666.6P MHz */
366 dpll_cfg = (struct pll_div){.nf = 500, .nr = 9, .no = 2};
367 break;
368 case 800*MHz:
369 dpll_cfg = (struct pll_div){.nf = 100, .nr = 3, .no = 1};
370 break;
371 default:
372 die("Unsupported SDRAM frequency, add to clock.c!");
Jinkun Hongc33ce352014-08-28 09:37:22 -0700373 }
374
Jinkun Hongc33ce352014-08-28 09:37:22 -0700375 /* pll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800376 write32(&cru_ptr->cru_mode_con,
377 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_SLOW));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700378
379 rkclk_set_pll(&cru_ptr->cru_dpll_con[0], &dpll_cfg);
380
381 /* waiting for pll lock */
382 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800383 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_DPLL_LOCK)
Jinkun Hongc33ce352014-08-28 09:37:22 -0700384 break;
385 udelay(1);
386 }
387
388 /* PLL enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800389 write32(&cru_ptr->cru_mode_con,
390 RK_CLRSETBITS(DPLL_MODE_MSK, DPLL_MODE_NORM));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700391}
392
393void rkclk_ddr_reset(u32 ch, u32 ctl, u32 phy)
394{
395 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
396 u32 ctl_psrstn_shift = 3 + 5 * ch;
397 u32 ctl_srstn_shift = 2 + 5 * ch;
398 u32 phy_psrstn_shift = 1 + 5 * ch;
399 u32 phy_srstn_shift = 5 * ch;
400
Julius Werner2f37bd62015-02-19 14:51:15 -0800401 write32(&cru_ptr->cru_softrst_con[10],
402 RK_CLRSETBITS(1 << phy_ctl_srstn_shift, phy << phy_ctl_srstn_shift) | RK_CLRSETBITS(1 << ctl_psrstn_shift, ctl << ctl_psrstn_shift) | RK_CLRSETBITS(1 << ctl_srstn_shift, ctl << ctl_srstn_shift) | RK_CLRSETBITS(1 << phy_psrstn_shift, phy << phy_psrstn_shift) | RK_CLRSETBITS(1 << phy_srstn_shift, phy << phy_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700403}
404
405void rkclk_ddr_phy_ctl_reset(u32 ch, u32 n)
406{
407 u32 phy_ctl_srstn_shift = 4 + 5 * ch;
408
Julius Werner2f37bd62015-02-19 14:51:15 -0800409 write32(&cru_ptr->cru_softrst_con[10],
410 RK_CLRSETBITS(1 << phy_ctl_srstn_shift, n << phy_ctl_srstn_shift));
Jinkun Hongc33ce352014-08-28 09:37:22 -0700411}
412
huang lin630c86d2014-08-26 17:28:46 +0800413void rkclk_configure_spi(unsigned int bus, unsigned int hz)
jinkun.hong503d1212014-07-31 14:50:49 +0800414{
huang lin630c86d2014-08-26 17:28:46 +0800415 int src_clk_div = GPLL_HZ / hz;
jinkun.hong503d1212014-07-31 14:50:49 +0800416
huang lin630c86d2014-08-26 17:28:46 +0800417 assert((src_clk_div - 1 < 127) && (src_clk_div * hz == GPLL_HZ));
418
419 switch (bus) { /*select gpll as spi src clk, and set div*/
420 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800421 write32(&cru_ptr->cru_clksel_con[25],
422 RK_CLRSETBITS(1 << 7 | 0x1f << 0, 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800423 break;
424 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800425 write32(&cru_ptr->cru_clksel_con[25],
426 RK_CLRSETBITS(1 << 15 | 0x1f << 8, 1 << 15 | (src_clk_div - 1) << 8));
huang lin630c86d2014-08-26 17:28:46 +0800427 break;
428 case 2:
Julius Werner2f37bd62015-02-19 14:51:15 -0800429 write32(&cru_ptr->cru_clksel_con[39],
430 RK_CLRSETBITS(1 << 7 | 0x1f << 0, 1 << 7 | (src_clk_div - 1) << 0));
huang lin630c86d2014-08-26 17:28:46 +0800431 break;
432 default:
433 printk(BIOS_ERR, "do not support this spi bus\n");
434 }
jinkun.hong503d1212014-07-31 14:50:49 +0800435}
huang lin739df1b2014-08-27 17:07:42 +0800436
437static u32 clk_gcd(u32 a, u32 b)
438{
439 while (b != 0) {
440 int r = b;
441 b = a % b;
442 a = r;
443 }
444 return a;
445}
446
447void rkclk_configure_i2s(unsigned int hz)
448{
449 int n, d;
450 int v;
451
452 /* i2s source clock: gpll
453 i2s0_outclk_sel: clk_i2s
454 i2s0_clk_sel: divider ouput from fraction
455 i2s0_pll_div_con: 0*/
Julius Werner2f37bd62015-02-19 14:51:15 -0800456 write32(&cru_ptr->cru_clksel_con[4],
457 RK_CLRSETBITS(1 << 15 | 1 << 12 | 3 << 8 | 0x7f << 0, 1 << 15 | 0 << 12 | 1 << 8 | 0 << 0));
huang lin739df1b2014-08-27 17:07:42 +0800458
459 /* set frac divider */
460 v = clk_gcd(GPLL_HZ, hz);
461 n = (GPLL_HZ / v) & (0xffff);
462 d = (hz / v) & (0xffff);
463 assert(hz == GPLL_HZ / n * d);
Julius Werner2f37bd62015-02-19 14:51:15 -0800464 write32(&cru_ptr->cru_clksel_con[8], d << 16 | n);
huang lin739df1b2014-08-27 17:07:42 +0800465}
huang lina97bd5a2014-10-14 10:04:16 -0700466
Julius Werner33df4952014-12-16 22:48:26 -0800467void rkclk_configure_crypto(unsigned int hz)
468{
469 u32 div = PD_BUS_ACLK_HZ / hz;
470
471 assert((div - 1 < 4) && (div * hz == PD_BUS_ACLK_HZ));
472 assert(hz <= 150*MHz); /* Suggested max in TRM. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800473 write32(&cru_ptr->cru_clksel_con[26],
474 RK_CLRSETBITS(0x3 << 6, (div - 1) << 6));
Julius Werner33df4952014-12-16 22:48:26 -0800475}
476
huang lina97bd5a2014-10-14 10:04:16 -0700477void rkclk_configure_tsadc(unsigned int hz)
478{
479 u32 div;
480 u32 src_clk = 32 * KHz; /* tsadc source clock is 32KHz*/
481
482 div = src_clk / hz;
483 assert((div - 1 < 64) && (div * hz == 32 * KHz));
Julius Werner2f37bd62015-02-19 14:51:15 -0800484 write32(&cru_ptr->cru_clksel_con[2],
485 RK_CLRSETBITS(0x3f << 0, (div - 1) << 0));
huang lina97bd5a2014-10-14 10:04:16 -0700486}
huang lin40f558e2014-09-19 14:51:52 +0800487
488static int pll_para_config(u32 freq_hz, struct pll_div *div)
489{
490 u32 ref_khz = OSC_HZ / KHz, nr, nf = 0;
491 u32 fref_khz;
492 u32 diff_khz, best_diff_khz;
493 const u32 max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
494 u32 vco_khz;
495 u32 no = 1;
496 u32 freq_khz = freq_hz / KHz;
497
498 if (!freq_hz) {
499 printk(BIOS_ERR, "%s: the frequency can not be 0 Hz\n", __func__);
500 return -1;
501 }
502 no = div_round_up(VCO_MIN_KHZ, freq_khz);
503
504 /* only even divisors (and 1) are supported */
505 if (no > 1)
506 no = div_round_up(no, 2) * 2;
507 vco_khz = freq_khz * no;
508 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
509 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
510 " for Frequency (%uHz).\n", __func__, freq_hz);
511 return -1;
512 }
513 div->no = no;
514
515 best_diff_khz = vco_khz;
516 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
517 fref_khz = ref_khz / nr;
518 if (fref_khz < FREF_MIN_KHZ)
519 break;
520 if (fref_khz > FREF_MAX_KHZ)
521 continue;
522
523 nf = vco_khz / fref_khz;
524 if (nf >= max_nf)
525 continue;
526 diff_khz = vco_khz - nf * fref_khz;
527 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
528 nf++;
529 diff_khz = fref_khz - diff_khz;
530 }
531
532 if (diff_khz >= best_diff_khz)
533 continue;
534
535 best_diff_khz = diff_khz;
536 div->nr = nr;
537 div->nf = nf;
538 }
539
540 if (best_diff_khz > 4 * (MHz/KHz)) {
541 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
542 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
543 best_diff_khz * KHz);
544 return -1;
545 }
546
547 return 0;
548}
549
550void rkclk_configure_edp(void)
551{
huang lin2e2288d2014-11-25 09:27:13 +0800552 /* clk_edp_24M source: 24M */
Julius Werner2f37bd62015-02-19 14:51:15 -0800553 write32(&cru_ptr->cru_clksel_con[28], RK_SETBITS(1 << 15));
huang lin2e2288d2014-11-25 09:27:13 +0800554
huang lin40f558e2014-09-19 14:51:52 +0800555 /* rst edp */
Julius Werner2f37bd62015-02-19 14:51:15 -0800556 write32(&cru_ptr->cru_softrst_con[6], RK_SETBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800557 udelay(1);
Julius Werner2f37bd62015-02-19 14:51:15 -0800558 write32(&cru_ptr->cru_softrst_con[6], RK_CLRBITS(1 << 15));
huang lin40f558e2014-09-19 14:51:52 +0800559}
560
561void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
562{
563 u32 div;
564
565 /* vop aclk source clk: cpll */
566 div = CPLL_HZ / aclk_hz;
567 assert((div - 1 < 64) && (div * aclk_hz == CPLL_HZ));
568
569 switch (vop_id) {
570 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800571 write32(&cru_ptr->cru_clksel_con[31],
572 RK_CLRSETBITS(3 << 6 | 0x1f << 0, 0 << 6 | (div - 1) << 0));
huang lin40f558e2014-09-19 14:51:52 +0800573 break;
574
575 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800576 write32(&cru_ptr->cru_clksel_con[31],
577 RK_CLRSETBITS(3 << 14 | 0x1f << 8, 0 << 14 | (div - 1) << 8));
huang lin40f558e2014-09-19 14:51:52 +0800578 break;
579 }
580}
581
huang lin40f558e2014-09-19 14:51:52 +0800582int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
583{
584 struct pll_div npll_config = {0};
585
586 if (pll_para_config(dclk_hz, &npll_config))
587 return -1;
588
589 /* npll enter slow-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800590 write32(&cru_ptr->cru_mode_con,
591 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_SLOW));
huang lin40f558e2014-09-19 14:51:52 +0800592
593 rkclk_set_pll(&cru_ptr->cru_npll_con[0], &npll_config);
594
595 /* waiting for pll lock */
596 while (1) {
Julius Werner2f37bd62015-02-19 14:51:15 -0800597 if (read32(&rk3288_grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
huang lin40f558e2014-09-19 14:51:52 +0800598 break;
599 udelay(1);
600 }
601
602 /* npll enter normal-mode */
Julius Werner2f37bd62015-02-19 14:51:15 -0800603 write32(&cru_ptr->cru_mode_con,
604 RK_CLRSETBITS(NPLL_MODE_MSK, NPLL_MODE_NORM));
huang lin40f558e2014-09-19 14:51:52 +0800605
606 /* vop dclk source clk: npll,dclk_div: 1 */
607 switch (vop_id) {
608 case 0:
Julius Werner2f37bd62015-02-19 14:51:15 -0800609 write32(&cru_ptr->cru_clksel_con[27],
610 RK_CLRSETBITS(0xff << 8 | 3 << 0, 0 << 8 | 2 << 0));
huang lin40f558e2014-09-19 14:51:52 +0800611 break;
612
613 case 1:
Julius Werner2f37bd62015-02-19 14:51:15 -0800614 write32(&cru_ptr->cru_clksel_con[29],
615 RK_CLRSETBITS(0xff << 8 | 3 << 6, 0 << 8 | 2 << 6));
huang lin40f558e2014-09-19 14:51:52 +0800616 break;
617 }
618 return 0;
619}
Julius Werner2460a552014-11-24 13:50:46 -0800620
621int rkclk_was_watchdog_reset(void)
622{
623 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
Julius Werner2f37bd62015-02-19 14:51:15 -0800624 return read32(&cru_ptr->cru_glb_rst_st) & 0x30;
Julius Werner2460a552014-11-24 13:50:46 -0800625}