blob: 09e4ec7e2a18a3f61052cdb1bd5c5dc248a1b45e [file] [log] [blame]
Marc Jones738347e2010-09-13 19:24:38 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Marc Jones738347e2010-09-13 19:24:38 +000014 */
15
16//#define SYSTEM_TYPE 0 /* SERVER */
17#define SYSTEM_TYPE 1 /* DESKTOP */
18//#define SYSTEM_TYPE 2 /* MOBILE */
19
Marc Jones738347e2010-09-13 19:24:38 +000020//used by incoherent_ht
21#define FAM10_SCAN_PCI_BUS 0
22#define FAM10_ALLOCATE_IO_RANGE 0
23
Marc Jones738347e2010-09-13 19:24:38 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Marc Jones738347e2010-09-13 19:24:38 +000030#include <cpu/x86/lapic.h>
31#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050032#include <timestamp.h>
Marc Jones738347e2010-09-13 19:24:38 +000033#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <northbridge/amd/amdfam10/raminit.h>
35#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgid0835952010-10-05 09:07:10 +000036#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/lapic.h>
Marc Jones738347e2010-09-13 19:24:38 +000038#include "northbridge/amd/amdfam10/reset_test.c"
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050039#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110040#include <cpu/x86/bist.h>
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100041#include <superio/fintek/common/fintek.h>
Edward O'Callaghana2705862014-03-29 20:42:58 +110042#include <superio/fintek/f71859/f71859.h>
Marc Jones738347e2010-09-13 19:24:38 +000043#include <cpu/amd/mtrr.h>
44#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000045#include "southbridge/amd/rs780/early_setup.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110046#include <southbridge/amd/sb700/sb700.h>
47#include <southbridge/amd/sb700/smbus.h>
Marc Jones738347e2010-09-13 19:24:38 +000048#include "northbridge/amd/amdfam10/debug.c"
49
Uwe Hermann7b997052010-11-21 22:47:22 +000050#define SERIAL_DEV PNP_DEV(0x2e, F71859_SP1)
51
52static void activate_spd_rom(const struct mem_controller *ctrl) { }
Marc Jones738347e2010-09-13 19:24:38 +000053
54static int spd_read_byte(u32 device, u32 address)
55{
efdesign9800c8c4a2011-07-20 12:37:58 -060056 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Marc Jones738347e2010-09-13 19:24:38 +000057}
58
Edward O'Callaghan77757c22015-01-04 21:33:39 +110059#include <northbridge/amd/amdfam10/amdfam10.h>
Marc Jones738347e2010-09-13 19:24:38 +000060#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000061#include "northbridge/amd/amdfam10/pci.c"
Marc Jones738347e2010-09-13 19:24:38 +000062#include "resourcemap.c"
63#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110064#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000065
Timothy Pearsonb30d7ed2015-10-16 14:24:06 -050066#include "cpu/amd/family_10h-family_15h/init_cpus.c"
Marc Jones738347e2010-09-13 19:24:38 +000067#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000068#include <spd.h>
Marc Jones738347e2010-09-13 19:24:38 +000069
Marc Jones738347e2010-09-13 19:24:38 +000070void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
71{
Patrick Georgibbc880e2012-11-20 18:20:56 +010072 struct sys_info *sysinfo = &sysinfo_car;
Marc Jones738347e2010-09-13 19:24:38 +000073 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000074 u32 bsp_apicid = 0, val;
Marc Jones738347e2010-09-13 19:24:38 +000075 msr_t msr;
76
Timothy Pearson91e9f672015-03-19 16:44:46 -050077 timestamp_init(timestamp_get());
78 timestamp_add_now(TS_START_ROMSTAGE);
79
Marc Jones738347e2010-09-13 19:24:38 +000080 if (!cpu_init_detectedx && boot_cpu()) {
81 /* Nothing special needs to be done to find bus 0 */
82 /* Allow the HT devices to be found */
83 /* mov bsp to bus 0xff when > 8 nodes */
84 set_bsp_node_CHtExtNodeCfgEn();
85 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000086 sb7xx_51xx_pci_port80();
Marc Jones738347e2010-09-13 19:24:38 +000087 }
88
89 post_code(0x30);
90
91 if (bist == 0) {
92 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
93 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
94 }
95
96 post_code(0x32);
97
98 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000099 sb7xx_51xx_lpc_init();
Marc Jones738347e2010-09-13 19:24:38 +0000100
Edward O'Callaghancf7b4982014-04-23 21:52:25 +1000101 fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000102
Marc Jones738347e2010-09-13 19:24:38 +0000103 console_init();
Marc Jones738347e2010-09-13 19:24:38 +0000104
105// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
106
107 /* Halt if there was a built in self test failure */
108 report_bist_failure(bist);
109
110 // Load MPB
111 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200112 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Marc Jones738347e2010-09-13 19:24:38 +0000113 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200114 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
115 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Marc Jones738347e2010-09-13 19:24:38 +0000116
117 /* Setup sysinfo defaults */
118 set_sysinfo_in_ram(0);
119
120 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200121
Marc Jones738347e2010-09-13 19:24:38 +0000122 post_code(0x33);
123
Timothy Pearson730a0432015-10-16 13:51:51 -0500124 cpuSetAMDMSR(0);
Marc Jones738347e2010-09-13 19:24:38 +0000125 post_code(0x34);
126
127 amd_ht_init(sysinfo);
128 post_code(0x35);
129
130 /* Setup nodes PCI space and start core 0 AP init. */
131 finalize_node_setup(sysinfo);
132
133 /* Setup any mainboard PCI settings etc. */
134 setup_mb_resource_map();
135 post_code(0x36);
136
137 /* wait for all the APs core0 started by finalize_node_setup. */
138 /* FIXME: A bunch of cores are going to start output to serial at once.
139 It would be nice to fixup prink spinlocks for ROM XIP mode.
140 I think it could be done by putting the spinlock flag in the cache
141 of the BSP located right after sysinfo.
142 */
143 wait_all_core0_started();
144
Patrick Georgie1667822012-05-05 15:29:32 +0200145 #if CONFIG_LOGICAL_CPUS
Marc Jones738347e2010-09-13 19:24:38 +0000146 /* Core0 on each node is configured. Now setup any additional cores. */
147 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500148 start_other_cores(bsp_apicid);
Marc Jones738347e2010-09-13 19:24:38 +0000149 post_code(0x37);
150 wait_all_other_cores_started(bsp_apicid);
151 #endif
152
153 post_code(0x38);
154
155 /* run _early_setup before soft-reset. */
156 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000157 sb7xx_51xx_early_setup();
Marc Jones738347e2010-09-13 19:24:38 +0000158
Patrick Georgi76e81522010-11-16 21:25:29 +0000159 #if CONFIG_SET_FIDVID
Marc Jones738347e2010-09-13 19:24:38 +0000160 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200161 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Marc Jones738347e2010-09-13 19:24:38 +0000162
163 /* FIXME: The sb fid change may survive the warm reset and only
164 need to be done once.*/
165 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
166
167 post_code(0x39);
168
169 if (!warm_reset_detect(0)) { // BSP is node 0
170 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
171 } else {
172 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
173 }
174
175 post_code(0x3A);
176
177 /* show final fid and vid */
Elyes HAOUAS531b87a2016-09-19 09:46:33 -0600178 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200179 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Marc Jones738347e2010-09-13 19:24:38 +0000180 #endif
181
182 rs780_htinit();
183
184 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
185 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800186 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Marc Jones738347e2010-09-13 19:24:38 +0000187 soft_reset();
188 die("After soft_reset_x - shouldn't see this message!!!\n");
189 }
190
191 post_code(0x3B);
192
193 /* It's the time to set ctrl in sysinfo now; */
194 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
195 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
196
197 post_code(0x40);
198
199// die("Die Before MCT init.");
200
Timothy Pearson91e9f672015-03-19 16:44:46 -0500201 timestamp_add_now(TS_BEFORE_INITRAM);
Marc Jones738347e2010-09-13 19:24:38 +0000202 printk(BIOS_DEBUG, "raminit_amdmct()\n");
203 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500204 timestamp_add_now(TS_AFTER_INITRAM);
205
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500206 cbmem_initialize_empty();
Marc Jones738347e2010-09-13 19:24:38 +0000207 post_code(0x41);
208
Timothy Pearson22564082015-03-27 22:49:18 -0500209 amdmct_cbmem_store_info(sysinfo);
210
Marc Jones738347e2010-09-13 19:24:38 +0000211/*
212 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
214 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
216*/
217
Marc Jones738347e2010-09-13 19:24:38 +0000218// die("After MCT init before CAR disabled.");
219
220 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000221 sb7xx_51xx_before_pci_init();
Marc Jones738347e2010-09-13 19:24:38 +0000222
223 post_code(0x42);
Marc Jones738347e2010-09-13 19:24:38 +0000224 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
225 post_code(0x43); // Should never see this post code.
226}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000227
228/**
229 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
230 * Description:
231 * This routine is called every time a non-coherent chain is processed.
232 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
233 * swap list. The first part of the list controls the BUID assignment and the
234 * second part of the list provides the device to device linking. Device orientation
235 * can be detected automatically, or explicitly. See documentation for more details.
236 *
237 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
238 * based on each device's unit count.
239 *
240 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700241 * @param[in] node = The node on which this chain is located
242 * @param[in] link = The link on the host for this chain
243 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000244 */
245BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
246{
247 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
248 /* If the BUID was adjusted in early_ht we need to do the manual override */
249 if ((node == 0) && (link == 0)) { /* BSP SB link */
250 *List = swaplist;
251 return 1;
252 }
253
254 return 0;
255}