blob: 299ba619a521feae23a710a524b40a178ecef2a9 [file] [log] [blame]
Marc Jones738347e2010-09-13 19:24:38 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Marc Jones738347e2010-09-13 19:24:38 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Marc Jones738347e2010-09-13 19:24:38 +000024//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
Marc Jones738347e2010-09-13 19:24:38 +000028#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
Marc Jones738347e2010-09-13 19:24:38 +000034#include <cpu/x86/lapic.h>
35#include <console/console.h>
Marc Jones738347e2010-09-13 19:24:38 +000036#include <cpu/amd/model_10xxx_rev.h>
37#include "northbridge/amd/amdfam10/raminit.h"
38#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000039#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030040#include "cpu/x86/lapic.h"
Marc Jones738347e2010-09-13 19:24:38 +000041#include "northbridge/amd/amdfam10/reset_test.c"
Marc Jones738347e2010-09-13 19:24:38 +000042#include <console/loglevel.h>
43#include "cpu/x86/bist.h"
Edward O'Callaghana2705862014-03-29 20:42:58 +110044#include <superio/fintek/f71859/f71859.h>
Marc Jones738347e2010-09-13 19:24:38 +000045#include <cpu/amd/mtrr.h>
46#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000047#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060048#include "southbridge/amd/sb700/sb700.h"
49#include "southbridge/amd/sb700/smbus.h"
Marc Jones738347e2010-09-13 19:24:38 +000050#include "northbridge/amd/amdfam10/debug.c"
51
Uwe Hermann7b997052010-11-21 22:47:22 +000052#define SERIAL_DEV PNP_DEV(0x2e, F71859_SP1)
53
54static void activate_spd_rom(const struct mem_controller *ctrl) { }
Marc Jones738347e2010-09-13 19:24:38 +000055
56static int spd_read_byte(u32 device, u32 address)
57{
efdesign9800c8c4a2011-07-20 12:37:58 -060058 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Marc Jones738347e2010-09-13 19:24:38 +000059}
60
61#include "northbridge/amd/amdfam10/amdfam10.h"
Marc Jones738347e2010-09-13 19:24:38 +000062#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000063#include "northbridge/amd/amdfam10/pci.c"
Marc Jones738347e2010-09-13 19:24:38 +000064#include "resourcemap.c"
65#include "cpu/amd/quadcore/quadcore.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020066#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000067
Marc Jones738347e2010-09-13 19:24:38 +000068#include "cpu/amd/model_10xxx/init_cpus.c"
Marc Jones738347e2010-09-13 19:24:38 +000069#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000070#include <spd.h>
Marc Jones738347e2010-09-13 19:24:38 +000071
Marc Jones738347e2010-09-13 19:24:38 +000072void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
73{
Patrick Georgibbc880e2012-11-20 18:20:56 +010074 struct sys_info *sysinfo = &sysinfo_car;
Marc Jones738347e2010-09-13 19:24:38 +000075 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000076 u32 bsp_apicid = 0, val;
Marc Jones738347e2010-09-13 19:24:38 +000077 msr_t msr;
78
79 if (!cpu_init_detectedx && boot_cpu()) {
80 /* Nothing special needs to be done to find bus 0 */
81 /* Allow the HT devices to be found */
82 /* mov bsp to bus 0xff when > 8 nodes */
83 set_bsp_node_CHtExtNodeCfgEn();
84 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000085 sb7xx_51xx_pci_port80();
Marc Jones738347e2010-09-13 19:24:38 +000086 }
87
88 post_code(0x30);
89
90 if (bist == 0) {
91 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
92 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
93 }
94
95 post_code(0x32);
96
97 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000098 sb7xx_51xx_lpc_init();
Marc Jones738347e2010-09-13 19:24:38 +000099
100 f71859_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000101
Marc Jones738347e2010-09-13 19:24:38 +0000102 console_init();
Marc Jones738347e2010-09-13 19:24:38 +0000103
104// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
105
106 /* Halt if there was a built in self test failure */
107 report_bist_failure(bist);
108
109 // Load MPB
110 val = cpuid_eax(1);
111 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
112 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
113 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
114 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
115
116 /* Setup sysinfo defaults */
117 set_sysinfo_in_ram(0);
118
119 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200120
Marc Jones738347e2010-09-13 19:24:38 +0000121 post_code(0x33);
122
123 cpuSetAMDMSR();
124 post_code(0x34);
125
126 amd_ht_init(sysinfo);
127 post_code(0x35);
128
129 /* Setup nodes PCI space and start core 0 AP init. */
130 finalize_node_setup(sysinfo);
131
132 /* Setup any mainboard PCI settings etc. */
133 setup_mb_resource_map();
134 post_code(0x36);
135
136 /* wait for all the APs core0 started by finalize_node_setup. */
137 /* FIXME: A bunch of cores are going to start output to serial at once.
138 It would be nice to fixup prink spinlocks for ROM XIP mode.
139 I think it could be done by putting the spinlock flag in the cache
140 of the BSP located right after sysinfo.
141 */
142 wait_all_core0_started();
143
Patrick Georgie1667822012-05-05 15:29:32 +0200144 #if CONFIG_LOGICAL_CPUS
Marc Jones738347e2010-09-13 19:24:38 +0000145 /* Core0 on each node is configured. Now setup any additional cores. */
146 printk(BIOS_DEBUG, "start_other_cores()\n");
147 start_other_cores();
148 post_code(0x37);
149 wait_all_other_cores_started(bsp_apicid);
150 #endif
151
152 post_code(0x38);
153
154 /* run _early_setup before soft-reset. */
155 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000156 sb7xx_51xx_early_setup();
Marc Jones738347e2010-09-13 19:24:38 +0000157
Patrick Georgi76e81522010-11-16 21:25:29 +0000158 #if CONFIG_SET_FIDVID
Marc Jones738347e2010-09-13 19:24:38 +0000159 msr = rdmsr(0xc0010071);
160 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
161
162 /* FIXME: The sb fid change may survive the warm reset and only
163 need to be done once.*/
164 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
165
166 post_code(0x39);
167
168 if (!warm_reset_detect(0)) { // BSP is node 0
169 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
170 } else {
171 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
172 }
173
174 post_code(0x3A);
175
176 /* show final fid and vid */
177 msr=rdmsr(0xc0010071);
178 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
179 #endif
180
181 rs780_htinit();
182
183 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
184 if (!warm_reset_detect(0)) {
185 print_info("...WARM RESET...\n\n\n");
186 soft_reset();
187 die("After soft_reset_x - shouldn't see this message!!!\n");
188 }
189
190 post_code(0x3B);
191
192 /* It's the time to set ctrl in sysinfo now; */
193 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
194 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
195
196 post_code(0x40);
197
198// die("Die Before MCT init.");
199
200 printk(BIOS_DEBUG, "raminit_amdmct()\n");
201 raminit_amdmct(sysinfo);
202 post_code(0x41);
203
204/*
205 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
206 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
207 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
208 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
209*/
210
Marc Jones738347e2010-09-13 19:24:38 +0000211// die("After MCT init before CAR disabled.");
212
213 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000214 sb7xx_51xx_before_pci_init();
Marc Jones738347e2010-09-13 19:24:38 +0000215
216 post_code(0x42);
Marc Jones738347e2010-09-13 19:24:38 +0000217 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
218 post_code(0x43); // Should never see this post code.
219}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000220
221/**
222 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
223 * Description:
224 * This routine is called every time a non-coherent chain is processed.
225 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
226 * swap list. The first part of the list controls the BUID assignment and the
227 * second part of the list provides the device to device linking. Device orientation
228 * can be detected automatically, or explicitly. See documentation for more details.
229 *
230 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
231 * based on each device's unit count.
232 *
233 * Parameters:
234 * @param[in] u8 node = The node on which this chain is located
235 * @param[in] u8 link = The link on the host for this chain
236 * @param[out] u8** list = supply a pointer to a list
237 * @param[out] BOOL result = true to use a manual list
238 * false to initialize the link automatically
239 */
240BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
241{
242 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
243 /* If the BUID was adjusted in early_ht we need to do the manual override */
244 if ((node == 0) && (link == 0)) { /* BSP SB link */
245 *List = swaplist;
246 return 1;
247 }
248
249 return 0;
250}