blob: 5f99df6aadc02469647f15f90dafc3da7f5ccfce [file] [log] [blame]
Marc Jones738347e2010-09-13 19:24:38 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Marc Jones738347e2010-09-13 19:24:38 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Marc Jones738347e2010-09-13 19:24:38 +000024//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
Marc Jones738347e2010-09-13 19:24:38 +000028#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
Marc Jones738347e2010-09-13 19:24:38 +000034#include <cpu/x86/lapic.h>
35#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050036#include <timestamp.h>
Marc Jones738347e2010-09-13 19:24:38 +000037#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <northbridge/amd/amdfam10/raminit.h>
39#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110041#include <cpu/x86/lapic.h>
Marc Jones738347e2010-09-13 19:24:38 +000042#include "northbridge/amd/amdfam10/reset_test.c"
Marc Jones738347e2010-09-13 19:24:38 +000043#include <console/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110044#include <cpu/x86/bist.h>
Edward O'Callaghancf7b4982014-04-23 21:52:25 +100045#include <superio/fintek/common/fintek.h>
Edward O'Callaghana2705862014-03-29 20:42:58 +110046#include <superio/fintek/f71859/f71859.h>
Marc Jones738347e2010-09-13 19:24:38 +000047#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000049#include "southbridge/amd/rs780/early_setup.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110050#include <southbridge/amd/sb700/sb700.h>
51#include <southbridge/amd/sb700/smbus.h>
Marc Jones738347e2010-09-13 19:24:38 +000052#include "northbridge/amd/amdfam10/debug.c"
53
Uwe Hermann7b997052010-11-21 22:47:22 +000054#define SERIAL_DEV PNP_DEV(0x2e, F71859_SP1)
55
56static void activate_spd_rom(const struct mem_controller *ctrl) { }
Marc Jones738347e2010-09-13 19:24:38 +000057
58static int spd_read_byte(u32 device, u32 address)
59{
efdesign9800c8c4a2011-07-20 12:37:58 -060060 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Marc Jones738347e2010-09-13 19:24:38 +000061}
62
Edward O'Callaghan77757c22015-01-04 21:33:39 +110063#include <northbridge/amd/amdfam10/amdfam10.h>
Marc Jones738347e2010-09-13 19:24:38 +000064#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000065#include "northbridge/amd/amdfam10/pci.c"
Marc Jones738347e2010-09-13 19:24:38 +000066#include "resourcemap.c"
67#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110068#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000069
Marc Jones738347e2010-09-13 19:24:38 +000070#include "cpu/amd/model_10xxx/init_cpus.c"
Marc Jones738347e2010-09-13 19:24:38 +000071#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000072#include <spd.h>
Marc Jones738347e2010-09-13 19:24:38 +000073
Marc Jones738347e2010-09-13 19:24:38 +000074void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
75{
Patrick Georgibbc880e2012-11-20 18:20:56 +010076 struct sys_info *sysinfo = &sysinfo_car;
Marc Jones738347e2010-09-13 19:24:38 +000077 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000078 u32 bsp_apicid = 0, val;
Marc Jones738347e2010-09-13 19:24:38 +000079 msr_t msr;
80
Timothy Pearson91e9f672015-03-19 16:44:46 -050081 timestamp_init(timestamp_get());
82 timestamp_add_now(TS_START_ROMSTAGE);
83
Marc Jones738347e2010-09-13 19:24:38 +000084 if (!cpu_init_detectedx && boot_cpu()) {
85 /* Nothing special needs to be done to find bus 0 */
86 /* Allow the HT devices to be found */
87 /* mov bsp to bus 0xff when > 8 nodes */
88 set_bsp_node_CHtExtNodeCfgEn();
89 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000090 sb7xx_51xx_pci_port80();
Marc Jones738347e2010-09-13 19:24:38 +000091 }
92
93 post_code(0x30);
94
95 if (bist == 0) {
96 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
97 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
98 }
99
100 post_code(0x32);
101
102 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000103 sb7xx_51xx_lpc_init();
Marc Jones738347e2010-09-13 19:24:38 +0000104
Edward O'Callaghancf7b4982014-04-23 21:52:25 +1000105 fintek_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000106
Marc Jones738347e2010-09-13 19:24:38 +0000107 console_init();
Marc Jones738347e2010-09-13 19:24:38 +0000108
109// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
110
111 /* Halt if there was a built in self test failure */
112 report_bist_failure(bist);
113
114 // Load MPB
115 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200116 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Marc Jones738347e2010-09-13 19:24:38 +0000117 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200118 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
119 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Marc Jones738347e2010-09-13 19:24:38 +0000120
121 /* Setup sysinfo defaults */
122 set_sysinfo_in_ram(0);
123
124 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200125
Marc Jones738347e2010-09-13 19:24:38 +0000126 post_code(0x33);
127
128 cpuSetAMDMSR();
129 post_code(0x34);
130
131 amd_ht_init(sysinfo);
132 post_code(0x35);
133
134 /* Setup nodes PCI space and start core 0 AP init. */
135 finalize_node_setup(sysinfo);
136
137 /* Setup any mainboard PCI settings etc. */
138 setup_mb_resource_map();
139 post_code(0x36);
140
141 /* wait for all the APs core0 started by finalize_node_setup. */
142 /* FIXME: A bunch of cores are going to start output to serial at once.
143 It would be nice to fixup prink spinlocks for ROM XIP mode.
144 I think it could be done by putting the spinlock flag in the cache
145 of the BSP located right after sysinfo.
146 */
147 wait_all_core0_started();
148
Patrick Georgie1667822012-05-05 15:29:32 +0200149 #if CONFIG_LOGICAL_CPUS
Marc Jones738347e2010-09-13 19:24:38 +0000150 /* Core0 on each node is configured. Now setup any additional cores. */
151 printk(BIOS_DEBUG, "start_other_cores()\n");
152 start_other_cores();
153 post_code(0x37);
154 wait_all_other_cores_started(bsp_apicid);
155 #endif
156
157 post_code(0x38);
158
159 /* run _early_setup before soft-reset. */
160 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000161 sb7xx_51xx_early_setup();
Marc Jones738347e2010-09-13 19:24:38 +0000162
Patrick Georgi76e81522010-11-16 21:25:29 +0000163 #if CONFIG_SET_FIDVID
Marc Jones738347e2010-09-13 19:24:38 +0000164 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200165 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Marc Jones738347e2010-09-13 19:24:38 +0000166
167 /* FIXME: The sb fid change may survive the warm reset and only
168 need to be done once.*/
169 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
170
171 post_code(0x39);
172
173 if (!warm_reset_detect(0)) { // BSP is node 0
174 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
175 } else {
176 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
177 }
178
179 post_code(0x3A);
180
181 /* show final fid and vid */
182 msr=rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200183 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Marc Jones738347e2010-09-13 19:24:38 +0000184 #endif
185
186 rs780_htinit();
187
188 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
189 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800190 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Marc Jones738347e2010-09-13 19:24:38 +0000191 soft_reset();
192 die("After soft_reset_x - shouldn't see this message!!!\n");
193 }
194
195 post_code(0x3B);
196
197 /* It's the time to set ctrl in sysinfo now; */
198 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
199 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
200
201 post_code(0x40);
202
203// die("Die Before MCT init.");
204
Timothy Pearson91e9f672015-03-19 16:44:46 -0500205 timestamp_add_now(TS_BEFORE_INITRAM);
Marc Jones738347e2010-09-13 19:24:38 +0000206 printk(BIOS_DEBUG, "raminit_amdmct()\n");
207 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500208 timestamp_add_now(TS_AFTER_INITRAM);
209
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500210 cbmem_initialize_empty();
Marc Jones738347e2010-09-13 19:24:38 +0000211 post_code(0x41);
212
213/*
214 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
216 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
217 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
218*/
219
Marc Jones738347e2010-09-13 19:24:38 +0000220// die("After MCT init before CAR disabled.");
221
222 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000223 sb7xx_51xx_before_pci_init();
Marc Jones738347e2010-09-13 19:24:38 +0000224
Timothy Pearson91e9f672015-03-19 16:44:46 -0500225 timestamp_add_now(TS_END_ROMSTAGE);
226
Marc Jones738347e2010-09-13 19:24:38 +0000227 post_code(0x42);
Marc Jones738347e2010-09-13 19:24:38 +0000228 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
229 post_code(0x43); // Should never see this post code.
230}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000231
232/**
233 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
234 * Description:
235 * This routine is called every time a non-coherent chain is processed.
236 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
237 * swap list. The first part of the list controls the BUID assignment and the
238 * second part of the list provides the device to device linking. Device orientation
239 * can be detected automatically, or explicitly. See documentation for more details.
240 *
241 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
242 * based on each device's unit count.
243 *
244 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700245 * @param[in] node = The node on which this chain is located
246 * @param[in] link = The link on the host for this chain
247 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000248 */
249BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
250{
251 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
252 /* If the BUID was adjusted in early_ht we need to do the manual override */
253 if ((node == 0) && (link == 0)) { /* BSP SB link */
254 *List = swaplist;
255 return 1;
256 }
257
258 return 0;
259}