blob: 58b1845787ed5164f552b4ab8a121adbcaf54250 [file] [log] [blame]
Marc Jones738347e2010-09-13 19:24:38 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Marc Jones738347e2010-09-13 19:24:38 +000024//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
Marc Jones738347e2010-09-13 19:24:38 +000028#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
34#include <arch/romcc_io.h>
35#include <cpu/x86/lapic.h>
36#include <console/console.h>
Marc Jones738347e2010-09-13 19:24:38 +000037#include <cpu/amd/model_10xxx_rev.h>
38#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000040#include <lib.h>
Marc Jones738347e2010-09-13 19:24:38 +000041#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
Marc Jones738347e2010-09-13 19:24:38 +000043#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
stepan8301d832010-12-08 07:07:33 +000045#include "superio/fintek/f71859/early_serial.c"
Patrick Georgi5692c572010-10-05 13:40:31 +000046#include <usbdebug.h>
Marc Jones738347e2010-09-13 19:24:38 +000047#include "cpu/x86/mtrr/earlymtrr.c"
48#include <cpu/amd/mtrr.h>
49#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000050#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060051#include "southbridge/amd/sb700/sb700.h"
52#include "southbridge/amd/sb700/smbus.h"
Marc Jones738347e2010-09-13 19:24:38 +000053#include "northbridge/amd/amdfam10/debug.c"
54
Uwe Hermann7b997052010-11-21 22:47:22 +000055#define SERIAL_DEV PNP_DEV(0x2e, F71859_SP1)
56
57static void activate_spd_rom(const struct mem_controller *ctrl) { }
Marc Jones738347e2010-09-13 19:24:38 +000058
59static int spd_read_byte(u32 device, u32 address)
60{
efdesign9800c8c4a2011-07-20 12:37:58 -060061 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Marc Jones738347e2010-09-13 19:24:38 +000062}
63
64#include "northbridge/amd/amdfam10/amdfam10.h"
Marc Jones738347e2010-09-13 19:24:38 +000065#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000066#include "northbridge/amd/amdfam10/pci.c"
Marc Jones738347e2010-09-13 19:24:38 +000067#include "resourcemap.c"
68#include "cpu/amd/quadcore/quadcore.c"
Marc Jones738347e2010-09-13 19:24:38 +000069#include "cpu/amd/car/post_cache_as_ram.c"
70#include "cpu/amd/microcode/microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000071
72#if CONFIG_UPDATE_CPU_MICROCODE
Marc Jones738347e2010-09-13 19:24:38 +000073#include "cpu/amd/model_10xxx/update_microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000074#endif
75
Marc Jones738347e2010-09-13 19:24:38 +000076#include "cpu/amd/model_10xxx/init_cpus.c"
Marc Jones738347e2010-09-13 19:24:38 +000077#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000078#include <spd.h>
Marc Jones738347e2010-09-13 19:24:38 +000079
Marc Jones738347e2010-09-13 19:24:38 +000080void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
81{
Marc Jones738347e2010-09-13 19:24:38 +000082 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
83 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000084 u32 bsp_apicid = 0, val;
Marc Jones738347e2010-09-13 19:24:38 +000085 msr_t msr;
86
87 if (!cpu_init_detectedx && boot_cpu()) {
88 /* Nothing special needs to be done to find bus 0 */
89 /* Allow the HT devices to be found */
90 /* mov bsp to bus 0xff when > 8 nodes */
91 set_bsp_node_CHtExtNodeCfgEn();
92 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000093 sb7xx_51xx_pci_port80();
Marc Jones738347e2010-09-13 19:24:38 +000094 }
95
96 post_code(0x30);
97
98 if (bist == 0) {
99 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
100 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
101 }
102
103 post_code(0x32);
104
105 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000106 sb7xx_51xx_lpc_init();
Marc Jones738347e2010-09-13 19:24:38 +0000107
108 f71859_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannb015d022010-09-24 18:18:20 +0000109
Marc Jones738347e2010-09-13 19:24:38 +0000110 console_init();
Marc Jones738347e2010-09-13 19:24:38 +0000111
112// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
113
114 /* Halt if there was a built in self test failure */
115 report_bist_failure(bist);
116
117 // Load MPB
118 val = cpuid_eax(1);
119 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
120 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
121 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
122 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
123
124 /* Setup sysinfo defaults */
125 set_sysinfo_in_ram(0);
126
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000127#if CONFIG_UPDATE_CPU_MICROCODE
Marc Jones738347e2010-09-13 19:24:38 +0000128 update_microcode(val);
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000129#endif
Marc Jones738347e2010-09-13 19:24:38 +0000130 post_code(0x33);
131
132 cpuSetAMDMSR();
133 post_code(0x34);
134
135 amd_ht_init(sysinfo);
136 post_code(0x35);
137
138 /* Setup nodes PCI space and start core 0 AP init. */
139 finalize_node_setup(sysinfo);
140
141 /* Setup any mainboard PCI settings etc. */
142 setup_mb_resource_map();
143 post_code(0x36);
144
145 /* wait for all the APs core0 started by finalize_node_setup. */
146 /* FIXME: A bunch of cores are going to start output to serial at once.
147 It would be nice to fixup prink spinlocks for ROM XIP mode.
148 I think it could be done by putting the spinlock flag in the cache
149 of the BSP located right after sysinfo.
150 */
151 wait_all_core0_started();
152
153 #if CONFIG_LOGICAL_CPUS==1
154 /* Core0 on each node is configured. Now setup any additional cores. */
155 printk(BIOS_DEBUG, "start_other_cores()\n");
156 start_other_cores();
157 post_code(0x37);
158 wait_all_other_cores_started(bsp_apicid);
159 #endif
160
161 post_code(0x38);
162
163 /* run _early_setup before soft-reset. */
164 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000165 sb7xx_51xx_early_setup();
Marc Jones738347e2010-09-13 19:24:38 +0000166
Patrick Georgi76e81522010-11-16 21:25:29 +0000167 #if CONFIG_SET_FIDVID
Marc Jones738347e2010-09-13 19:24:38 +0000168 msr = rdmsr(0xc0010071);
169 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
170
171 /* FIXME: The sb fid change may survive the warm reset and only
172 need to be done once.*/
173 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
174
175 post_code(0x39);
176
177 if (!warm_reset_detect(0)) { // BSP is node 0
178 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
179 } else {
180 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
181 }
182
183 post_code(0x3A);
184
185 /* show final fid and vid */
186 msr=rdmsr(0xc0010071);
187 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
188 #endif
189
190 rs780_htinit();
191
192 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
193 if (!warm_reset_detect(0)) {
194 print_info("...WARM RESET...\n\n\n");
195 soft_reset();
196 die("After soft_reset_x - shouldn't see this message!!!\n");
197 }
198
199 post_code(0x3B);
200
201 /* It's the time to set ctrl in sysinfo now; */
202 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
203 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
204
205 post_code(0x40);
206
207// die("Die Before MCT init.");
208
209 printk(BIOS_DEBUG, "raminit_amdmct()\n");
210 raminit_amdmct(sysinfo);
211 post_code(0x41);
212
213/*
214 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
215 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
216 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
217 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
218*/
219
Marc Jones738347e2010-09-13 19:24:38 +0000220// die("After MCT init before CAR disabled.");
221
222 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000223 sb7xx_51xx_before_pci_init();
Marc Jones738347e2010-09-13 19:24:38 +0000224
225 post_code(0x42);
226 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
227 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
228 post_code(0x43); // Should never see this post code.
229}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000230
231/**
232 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
233 * Description:
234 * This routine is called every time a non-coherent chain is processed.
235 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
236 * swap list. The first part of the list controls the BUID assignment and the
237 * second part of the list provides the device to device linking. Device orientation
238 * can be detected automatically, or explicitly. See documentation for more details.
239 *
240 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
241 * based on each device's unit count.
242 *
243 * Parameters:
244 * @param[in] u8 node = The node on which this chain is located
245 * @param[in] u8 link = The link on the host for this chain
246 * @param[out] u8** list = supply a pointer to a list
247 * @param[out] BOOL result = true to use a manual list
248 * false to initialize the link automatically
249 */
250BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
251{
252 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
253 /* If the BUID was adjusted in early_ht we need to do the manual override */
254 if ((node == 0) && (link == 0)) { /* BSP SB link */
255 *List = swaplist;
256 return 1;
257 }
258
259 return 0;
260}