blob: d9790b37cd33298dc65194d087ec209c72d35e81 [file] [log] [blame]
Marc Jones738347e2010-09-13 19:24:38 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24#define RAMINIT_SYSINFO 1
Marc Jones738347e2010-09-13 19:24:38 +000025
26#define SET_NB_CFG_54 1
27
28//used by raminit
29#define QRANK_DIMM_SUPPORT 1
30
31//used by incoherent_ht
32#define FAM10_SCAN_PCI_BUS 0
33#define FAM10_ALLOCATE_IO_RANGE 0
34
35//used by init_cpus and fidvid
36#define SET_FIDVID 1
37#define SET_FIDVID_CORE_RANGE 0
38
39/* UART address and device number */
40#define SERIAL_DEV PNP_DEV(0x2e, F71859_SP1)
41
42#include <stdint.h>
43#include <string.h>
44#include <device/pci_def.h>
45#include <device/pci_ids.h>
46#include <arch/io.h>
47#include <device/pnp_def.h>
48#include <arch/romcc_io.h>
49#include <cpu/x86/lapic.h>
50#include <console/console.h>
Marc Jones738347e2010-09-13 19:24:38 +000051#include <cpu/amd/model_10xxx_rev.h>
52#include "northbridge/amd/amdfam10/raminit.h"
53#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000054#include <lib.h>
Marc Jones738347e2010-09-13 19:24:38 +000055
56#include "cpu/x86/lapic/boot_cpu.c"
57#include "northbridge/amd/amdfam10/reset_test.c"
58
59#include <console/loglevel.h>
60#include "cpu/x86/bist.h"
61
62static int smbus_read_byte(u32 device, u32 address);
63
64#include "superio/fintek/f71859/f71859_early_serial.c"
Uwe Hermannb015d022010-09-24 18:18:20 +000065
66#if CONFIG_USBDEBUG
67#include "southbridge/amd/sb700/sb700_enable_usbdebug.c"
68#include "pc80/usbdebug_serial.c"
69#endif
70
Marc Jones738347e2010-09-13 19:24:38 +000071#include "cpu/x86/mtrr/earlymtrr.c"
72#include <cpu/amd/mtrr.h>
73#include "northbridge/amd/amdfam10/setup_resource_map.c"
74
75#include "southbridge/amd/rs780/rs780_early_setup.c"
76#include "southbridge/amd/sb700/sb700_early_setup.c"
77#include "northbridge/amd/amdfam10/debug.c"
78
79static void activate_spd_rom(const struct mem_controller *ctrl)
80{
81}
82
83static int spd_read_byte(u32 device, u32 address)
84{
85 int result;
86 result = smbus_read_byte(device, address);
87 return result;
88}
89
90#include "northbridge/amd/amdfam10/amdfam10.h"
91
92#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
93#include "northbridge/amd/amdfam10/amdfam10_pci.c"
94
95#include "resourcemap.c"
96#include "cpu/amd/quadcore/quadcore.c"
97
98#include "cpu/amd/car/post_cache_as_ram.c"
99#include "cpu/amd/microcode/microcode.c"
100#include "cpu/amd/model_10xxx/update_microcode.c"
101#include "cpu/amd/model_10xxx/init_cpus.c"
102
103#include "northbridge/amd/amdfam10/early_ht.c"
104#include "southbridge/amd/sb700/sb700_early_setup.c"
105
106//#include "spd_addr.h"
107
108#define RC00 0
109#define RC01 1
110
111#define DIMM0 0x50
112#define DIMM1 0x51
113#define DIMM2 0x52
114#define DIMM3 0x53
115
116void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
117{
118
119 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
120 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
121 u32 bsp_apicid = 0;
122 u32 val;
123 msr_t msr;
124
125 if (!cpu_init_detectedx && boot_cpu()) {
126 /* Nothing special needs to be done to find bus 0 */
127 /* Allow the HT devices to be found */
128 /* mov bsp to bus 0xff when > 8 nodes */
129 set_bsp_node_CHtExtNodeCfgEn();
130 enumerate_ht_chain();
131
132 sb700_pci_port80();
133 }
134
135 post_code(0x30);
136
137 if (bist == 0) {
138 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
139 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
140 }
141
142 post_code(0x32);
143
144 enable_rs780_dev8();
145 sb700_lpc_init();
146
147 f71859_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
148 uart_init();
Uwe Hermannb015d022010-09-24 18:18:20 +0000149
150#if CONFIG_USBDEBUG
Uwe Hermannae3f2b32010-10-02 20:36:26 +0000151 sb700_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
Uwe Hermannb015d022010-09-24 18:18:20 +0000152 early_usbdebug_init();
153#endif
154
Marc Jones738347e2010-09-13 19:24:38 +0000155 console_init();
156 printk(BIOS_DEBUG, "\n");
157
158// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
159
160 /* Halt if there was a built in self test failure */
161 report_bist_failure(bist);
162
163 // Load MPB
164 val = cpuid_eax(1);
165 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
166 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
167 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
168 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
169
170 /* Setup sysinfo defaults */
171 set_sysinfo_in_ram(0);
172
173 update_microcode(val);
174 post_code(0x33);
175
176 cpuSetAMDMSR();
177 post_code(0x34);
178
179 amd_ht_init(sysinfo);
180 post_code(0x35);
181
182 /* Setup nodes PCI space and start core 0 AP init. */
183 finalize_node_setup(sysinfo);
184
185 /* Setup any mainboard PCI settings etc. */
186 setup_mb_resource_map();
187 post_code(0x36);
188
189 /* wait for all the APs core0 started by finalize_node_setup. */
190 /* FIXME: A bunch of cores are going to start output to serial at once.
191 It would be nice to fixup prink spinlocks for ROM XIP mode.
192 I think it could be done by putting the spinlock flag in the cache
193 of the BSP located right after sysinfo.
194 */
195 wait_all_core0_started();
196
197 #if CONFIG_LOGICAL_CPUS==1
198 /* Core0 on each node is configured. Now setup any additional cores. */
199 printk(BIOS_DEBUG, "start_other_cores()\n");
200 start_other_cores();
201 post_code(0x37);
202 wait_all_other_cores_started(bsp_apicid);
203 #endif
204
205 post_code(0x38);
206
207 /* run _early_setup before soft-reset. */
208 rs780_early_setup();
209 sb700_early_setup();
210
211 #if SET_FIDVID == 1
212 msr = rdmsr(0xc0010071);
213 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
214
215 /* FIXME: The sb fid change may survive the warm reset and only
216 need to be done once.*/
217 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
218
219 post_code(0x39);
220
221 if (!warm_reset_detect(0)) { // BSP is node 0
222 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
223 } else {
224 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
225 }
226
227 post_code(0x3A);
228
229 /* show final fid and vid */
230 msr=rdmsr(0xc0010071);
231 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
232 #endif
233
234 rs780_htinit();
235
236 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
237 if (!warm_reset_detect(0)) {
238 print_info("...WARM RESET...\n\n\n");
239 soft_reset();
240 die("After soft_reset_x - shouldn't see this message!!!\n");
241 }
242
243 post_code(0x3B);
244
245 /* It's the time to set ctrl in sysinfo now; */
246 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
247 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
248
249 post_code(0x40);
250
251// die("Die Before MCT init.");
252
253 printk(BIOS_DEBUG, "raminit_amdmct()\n");
254 raminit_amdmct(sysinfo);
255 post_code(0x41);
256
257/*
258 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
259 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
260 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
261 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
262*/
263
264// ram_check(0x00200000, 0x00200000 + (640 * 1024));
265// ram_check(0x40200000, 0x40200000 + (640 * 1024));
266
267// die("After MCT init before CAR disabled.");
268
269 rs780_before_pci_init();
270 sb700_before_pci_init();
271
272 post_code(0x42);
273 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
274 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
275 post_code(0x43); // Should never see this post code.
276}
277