blob: 51f3b94239d1e4e7ec597470a27c9aa54407002e [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048#ifndef __ACPI__
49#define DEFAULT_RCBA ((u8 *)0xfed1c000)
50#else
Stefan Reinauer8e073822012-04-04 00:07:22 +020051#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080052#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020053
Aaron Durbinb0f81512016-07-25 21:31:41 -050054#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_BD82X6X)
55#define CROS_GPIO_DEVICE_NAME "CougarPoint"
56#elif IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_C216)
57#define CROS_GPIO_DEVICE_NAME "PantherPoint"
58#endif
59
Stefan Reinauer8e073822012-04-04 00:07:22 +020060#ifndef __ACPI__
61#define DEBUG_PERIODIC_SMIS 0
62
63#if defined (__SMM__) && !defined(__ASSEMBLER__)
64void intel_pch_finalize_smm(void);
65#endif
66
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020067#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070068#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020069#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020070#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070071void pch_enable(device_t dev);
72#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020073int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070074int pch_silicon_type(void);
75int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020076void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020077void gpi_route_interrupt(u8 gpi, u8 mode);
Martin Roth7a1a3ad2017-06-24 21:29:38 -060078#if IS_ENABLED(CONFIG_ELOG)
Duncan Laurie800e9502012-06-23 17:06:47 -070079void pch_log_state(void);
80#endif
Marc Jones783f2262013-02-11 14:36:35 -070081#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020082void enable_smbus(void);
83void enable_usb_bar(void);
84int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070085int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020086void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020087void southbridge_configure_default_intmap(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020088void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020089int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020090
91struct southbridge_usb_port
92{
93 int enabled;
94 int current;
95 int oc_pin;
96};
97
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020098#ifndef __ROMCC__
99extern const struct southbridge_usb_port mainboard_usb_ports[14];
100#endif
101
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +0200102void
103early_usb_init (const struct southbridge_usb_port *portmap);
104
Stefan Reinauer8e073822012-04-04 00:07:22 +0200105#endif
Aaron Durbin976200382017-09-15 15:19:32 -0600106
107/* Return non-zero when RTC failure happened. */
108int rtc_failure(void);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200109#endif
110
111#define MAINBOARD_POWER_OFF 0
112#define MAINBOARD_POWER_ON 1
113#define MAINBOARD_POWER_KEEP 2
114
115#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
116#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
117#endif
118
Patrick Rudolph87b5ff02017-05-28 13:57:04 +0200119/* PM I/O Space */
120#define UPRWC 0x3c
121#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
122
Stefan Reinauer8e073822012-04-04 00:07:22 +0200123/* PCI Configuration Space (D30:F0): PCI2PCI */
124#define PSTS 0x06
125#define SMLT 0x1b
126#define SECSTS 0x1e
127#define INTR 0x3c
128#define BCTRL 0x3e
129#define SBR (1 << 6)
130#define SEE (1 << 1)
131#define PERE (1 << 0)
132
133#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
134#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700135#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200136#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
137#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100138#define PCH_IOAPIC_PCI_BUS 250
139#define PCH_IOAPIC_PCI_SLOT 31
140#define PCH_HPET_PCI_BUS 250
141#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200142
143/* PCI Configuration Space (D31:F0): LPC */
144#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
145#define SERIRQ_CNTL 0x64
146
147#define GEN_PMCON_1 0xa0
148#define GEN_PMCON_2 0xa2
149#define GEN_PMCON_3 0xa4
Patrick Rudolphc3686202017-05-03 17:50:00 +0200150#define GEN_PMCON_LOCK 0xa6
Stefan Reinauer8e073822012-04-04 00:07:22 +0200151#define ETR3 0xac
152#define ETR3_CWORWRE (1 << 18)
153#define ETR3_CF9GR (1 << 20)
Patrick Rudolph7565cf12017-05-03 18:38:21 +0200154#define ETR3_CF9LOCK (1 << 31)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200155
156/* GEN_PMCON_3 bits */
157#define RTC_BATTERY_DEAD (1 << 2)
158#define RTC_POWER_FAILED (1 << 1)
159#define SLEEP_AFTER_POWER_FAIL (1 << 0)
160
161#define PMBASE 0x40
162#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200163#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200164#define BIOS_CNTL 0xDC
165#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
166#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200167
Stefan Reinauer8e073822012-04-04 00:07:22 +0200168#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200169#define GPI_DISABLE 0x00
170#define GPI_IS_SMI 0x01
171#define GPI_IS_SCI 0x02
172#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200173
174#define PIRQA_ROUT 0x60
175#define PIRQB_ROUT 0x61
176#define PIRQC_ROUT 0x62
177#define PIRQD_ROUT 0x63
178#define PIRQE_ROUT 0x68
179#define PIRQF_ROUT 0x69
180#define PIRQG_ROUT 0x6A
181#define PIRQH_ROUT 0x6B
182
Nico Huberb2dae792015-10-26 12:34:02 +0100183#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
184#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
185
Stefan Reinauer8e073822012-04-04 00:07:22 +0200186#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
187#define LPC_EN 0x82 /* LPC IF Enables Register */
188#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
189#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
190#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
191#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
192#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
193#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
194#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
195#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
196#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
197#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
198#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
199#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
200#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
201#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
202
203/* PCI Configuration Space (D31:F1): IDE */
204#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
205#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
206#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
207#define INTR_LN 0x3c
208#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
209#define IDE_DECODE_ENABLE (1 << 15)
210#define IDE_SITRE (1 << 14)
211#define IDE_ISP_5_CLOCKS (0 << 12)
212#define IDE_ISP_4_CLOCKS (1 << 12)
213#define IDE_ISP_3_CLOCKS (2 << 12)
214#define IDE_RCT_4_CLOCKS (0 << 8)
215#define IDE_RCT_3_CLOCKS (1 << 8)
216#define IDE_RCT_2_CLOCKS (2 << 8)
217#define IDE_RCT_1_CLOCKS (3 << 8)
218#define IDE_DTE1 (1 << 7)
219#define IDE_PPE1 (1 << 6)
220#define IDE_IE1 (1 << 5)
221#define IDE_TIME1 (1 << 4)
222#define IDE_DTE0 (1 << 3)
223#define IDE_PPE0 (1 << 2)
224#define IDE_IE0 (1 << 1)
225#define IDE_TIME0 (1 << 0)
226#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
227
228#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
229#define IDE_SSDE1 (1 << 3)
230#define IDE_SSDE0 (1 << 2)
231#define IDE_PSDE1 (1 << 1)
232#define IDE_PSDE0 (1 << 0)
233
234#define IDE_SDMA_TIM 0x4a
235
236#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
237#define SIG_MODE_SEC_NORMAL (0 << 18)
238#define SIG_MODE_SEC_TRISTATE (1 << 18)
239#define SIG_MODE_SEC_DRIVELOW (2 << 18)
240#define SIG_MODE_PRI_NORMAL (0 << 16)
241#define SIG_MODE_PRI_TRISTATE (1 << 16)
242#define SIG_MODE_PRI_DRIVELOW (2 << 16)
243#define FAST_SCB1 (1 << 15)
244#define FAST_SCB0 (1 << 14)
245#define FAST_PCB1 (1 << 13)
246#define FAST_PCB0 (1 << 12)
247#define SCB1 (1 << 3)
248#define SCB0 (1 << 2)
249#define PCB1 (1 << 1)
250#define PCB0 (1 << 0)
251
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700252#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
253#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200254#define SATA_SP 0xd0 /* Scratchpad */
255
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700256/* SATA IOBP Registers */
257#define SATA_IOBP_SP0G3IR 0xea000151
258#define SATA_IOBP_SP1G3IR 0xea000051
259
Stefan Reinauer8e073822012-04-04 00:07:22 +0200260/* PCI Configuration Space (D31:F3): SMBus */
261#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
262#define SMB_BASE 0x20
263#define HOSTC 0x40
264#define SMB_RCV_SLVA 0x09
265
266/* HOSTC bits */
267#define I2C_EN (1 << 2)
268#define SMB_SMI_EN (1 << 1)
269#define HST_EN (1 << 0)
270
Stefan Reinauer8e073822012-04-04 00:07:22 +0200271/* Southbridge IO BARs */
272
273#define GPIOBASE 0x48
274
275#define PMBASE 0x40
276
277/* Root Complex Register Block */
278#define RCBA 0xf0
279
280#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
281#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
282#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
283
284#define RCBA_AND_OR(bits, x, and, or) \
285 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
286#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
287#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
288#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
289#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
290
291#define VCH 0x0000 /* 32bit */
292#define VCAP1 0x0004 /* 32bit */
293#define VCAP2 0x0008 /* 32bit */
294#define PVC 0x000c /* 16bit */
295#define PVS 0x000e /* 16bit */
296
297#define V0CAP 0x0010 /* 32bit */
298#define V0CTL 0x0014 /* 32bit */
299#define V0STS 0x001a /* 16bit */
300
301#define V1CAP 0x001c /* 32bit */
302#define V1CTL 0x0020 /* 32bit */
303#define V1STS 0x0026 /* 16bit */
304
305#define RCTCL 0x0100 /* 32bit */
306#define ESD 0x0104 /* 32bit */
307#define ULD 0x0110 /* 32bit */
308#define ULBA 0x0118 /* 64bit */
309
310#define RP1D 0x0120 /* 32bit */
311#define RP1BA 0x0128 /* 64bit */
312#define RP2D 0x0130 /* 32bit */
313#define RP2BA 0x0138 /* 64bit */
314#define RP3D 0x0140 /* 32bit */
315#define RP3BA 0x0148 /* 64bit */
316#define RP4D 0x0150 /* 32bit */
317#define RP4BA 0x0158 /* 64bit */
318#define HDD 0x0160 /* 32bit */
319#define HDBA 0x0168 /* 64bit */
320#define RP5D 0x0170 /* 32bit */
321#define RP5BA 0x0178 /* 64bit */
322#define RP6D 0x0180 /* 32bit */
323#define RP6BA 0x0188 /* 64bit */
324
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700325#define RPC 0x0400 /* 32bit */
326#define RPFN 0x0404 /* 32bit */
327
328/* Root Port configuratinon space hide */
329#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
330/* Get the function number assigned to a Root Port */
331#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
332/* Set the function number for a Root Port */
333#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
334/* Root Port function number mask */
335#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200336
337#define TRSR 0x1e00 /* 8bit */
338#define TRCR 0x1e10 /* 64bit */
339#define TWDR 0x1e18 /* 64bit */
340
341#define IOTR0 0x1e80 /* 64bit */
342#define IOTR1 0x1e88 /* 64bit */
343#define IOTR2 0x1e90 /* 64bit */
344#define IOTR3 0x1e98 /* 64bit */
345
346#define TCTL 0x3000 /* 8bit */
347
348#define NOINT 0
349#define INTA 1
350#define INTB 2
351#define INTC 3
352#define INTD 4
353
354#define DIR_IDR 12 /* Interrupt D Pin Offset */
355#define DIR_ICR 8 /* Interrupt C Pin Offset */
356#define DIR_IBR 4 /* Interrupt B Pin Offset */
357#define DIR_IAR 0 /* Interrupt A Pin Offset */
358
359#define PIRQA 0
360#define PIRQB 1
361#define PIRQC 2
362#define PIRQD 3
363#define PIRQE 4
364#define PIRQF 5
365#define PIRQG 6
366#define PIRQH 7
367
368/* IO Buffer Programming */
369#define IOBPIRI 0x2330
370#define IOBPD 0x2334
371#define IOBPS 0x2338
372#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
373#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
374#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
375
376#define D31IP 0x3100 /* 32bit */
377#define D31IP_TTIP 24 /* Thermal Throttle Pin */
378#define D31IP_SIP2 20 /* SATA Pin 2 */
379#define D31IP_SMIP 12 /* SMBUS Pin */
380#define D31IP_SIP 8 /* SATA Pin */
381#define D30IP 0x3104 /* 32bit */
382#define D30IP_PIP 0 /* PCI Bridge Pin */
383#define D29IP 0x3108 /* 32bit */
384#define D29IP_E1P 0 /* EHCI #1 Pin */
385#define D28IP 0x310c /* 32bit */
386#define D28IP_P8IP 28 /* PCI Express Port 8 */
387#define D28IP_P7IP 24 /* PCI Express Port 7 */
388#define D28IP_P6IP 20 /* PCI Express Port 6 */
389#define D28IP_P5IP 16 /* PCI Express Port 5 */
390#define D28IP_P4IP 12 /* PCI Express Port 4 */
391#define D28IP_P3IP 8 /* PCI Express Port 3 */
392#define D28IP_P2IP 4 /* PCI Express Port 2 */
393#define D28IP_P1IP 0 /* PCI Express Port 1 */
394#define D27IP 0x3110 /* 32bit */
395#define D27IP_ZIP 0 /* HD Audio Pin */
396#define D26IP 0x3114 /* 32bit */
397#define D26IP_E2P 0 /* EHCI #2 Pin */
398#define D25IP 0x3118 /* 32bit */
399#define D25IP_LIP 0 /* GbE LAN Pin */
400#define D22IP 0x3124 /* 32bit */
401#define D22IP_KTIP 12 /* KT Pin */
402#define D22IP_IDERIP 8 /* IDE-R Pin */
403#define D22IP_MEI2IP 4 /* MEI #2 Pin */
404#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700405#define D20IP 0x3128 /* 32bit */
406#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200407#define D31IR 0x3140 /* 16bit */
408#define D30IR 0x3142 /* 16bit */
409#define D29IR 0x3144 /* 16bit */
410#define D28IR 0x3146 /* 16bit */
411#define D27IR 0x3148 /* 16bit */
412#define D26IR 0x314c /* 16bit */
413#define D25IR 0x3150 /* 16bit */
414#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700415#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200416#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700417#define SOFT_RESET_CTRL 0x38f4
418#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200419
420#define DIR_ROUTE(x,a,b,c,d) \
421 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
422 ((b) << DIR_IBR) | ((a) << DIR_IAR))
423
424#define RC 0x3400 /* 32bit */
425#define HPTC 0x3404 /* 32bit */
426#define GCS 0x3410 /* 32bit */
427#define BUC 0x3414 /* 32bit */
428#define PCH_DISABLE_GBE (1 << 5)
429#define FD 0x3418 /* 32bit */
430#define DISPBDF 0x3424 /* 16bit */
431#define FD2 0x3428 /* 32bit */
432#define CG 0x341c /* 32bit */
433
434/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700435#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200436#define PCH_DISABLE_P2P (1 << 1)
437#define PCH_DISABLE_SATA1 (1 << 2)
438#define PCH_DISABLE_SMBUS (1 << 3)
439#define PCH_DISABLE_HD_AUDIO (1 << 4)
440#define PCH_DISABLE_EHCI2 (1 << 13)
441#define PCH_DISABLE_LPC (1 << 14)
442#define PCH_DISABLE_EHCI1 (1 << 15)
443#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
444#define PCH_DISABLE_THERMAL (1 << 24)
445#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700446#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200447
448/* Function Disable 2 RCBA 0x3428 */
449#define PCH_DISABLE_KT (1 << 4)
450#define PCH_DISABLE_IDER (1 << 3)
451#define PCH_DISABLE_MEI2 (1 << 2)
452#define PCH_DISABLE_MEI1 (1 << 1)
453#define PCH_ENABLE_DBDF (1 << 0)
454
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100455/* USB Port Disable Override */
456#define USBPDO 0x359c /* 32bit */
457/* USB Overcurrent MAP Register */
458#define USBOCM1 0x35a0 /* 32bit */
459#define USBOCM2 0x35a4 /* 32bit */
460
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200461/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200462#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200463#define XUSB2PRM 0xd4 /* 32bit */
464#define USB3PRM 0xdc /* 32bit */
465
Stefan Reinauer8e073822012-04-04 00:07:22 +0200466/* ICH7 PMBASE */
467#define PM1_STS 0x00
468#define WAK_STS (1 << 15)
469#define PCIEXPWAK_STS (1 << 14)
470#define PRBTNOR_STS (1 << 11)
471#define RTC_STS (1 << 10)
472#define PWRBTN_STS (1 << 8)
473#define GBL_STS (1 << 5)
474#define BM_STS (1 << 4)
475#define TMROF_STS (1 << 0)
476#define PM1_EN 0x02
477#define PCIEXPWAK_DIS (1 << 14)
478#define RTC_EN (1 << 10)
479#define PWRBTN_EN (1 << 8)
480#define GBL_EN (1 << 5)
481#define TMROF_EN (1 << 0)
482#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200483#define GBL_RLS (1 << 2)
484#define BM_RLD (1 << 1)
485#define SCI_EN (1 << 0)
486#define PM1_TMR 0x08
487#define PROC_CNT 0x10
488#define LV2 0x14
489#define LV3 0x15
490#define LV4 0x16
491#define PM2_CNT 0x50 // mobile only
492#define GPE0_STS 0x20
493#define PME_B0_STS (1 << 13)
494#define PME_STS (1 << 11)
495#define BATLOW_STS (1 << 10)
496#define PCI_EXP_STS (1 << 9)
497#define RI_STS (1 << 8)
498#define SMB_WAK_STS (1 << 7)
499#define TCOSCI_STS (1 << 6)
500#define SWGPE_STS (1 << 2)
501#define HOT_PLUG_STS (1 << 1)
502#define GPE0_EN 0x28
503#define PME_B0_EN (1 << 13)
504#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700505#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200506#define SMI_EN 0x30
507#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
508#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
509#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
510#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
511#define MCSMI_EN (1 << 11) // Trap microcontroller range access
512#define BIOS_RLS (1 << 7) // asserts SCI on bit set
513#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
514#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
515#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
516#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
517#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
518#define EOS (1 << 1) // End of SMI (deassert SMI#)
519#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
520#define SMI_STS 0x34
521#define ALT_GP_SMI_EN 0x38
522#define ALT_GP_SMI_STS 0x3a
523#define GPE_CNTL 0x42
524#define DEVACT_STS 0x44
525#define SS_CNT 0x50
526#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700527#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700528#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700529#define TCO2_STS 0x66
Dennis Wassenberg0c047202015-09-10 12:03:45 +0200530#define TCO1_CNT 0x68
531#define TCO_LOCK (1 << 12)
532#define TCO2_CNT 0x6a
Stefan Reinauer8e073822012-04-04 00:07:22 +0200533
534/*
535 * SPI Opcode Menu setup for SPIBAR lockdown
536 * should support most common flash chips.
537 */
538
539#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
540#define SPI_OPTYPE_0 0x01 /* Write, no address */
541
542#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
543#define SPI_OPTYPE_1 0x03 /* Write, address required */
544
545#define SPI_OPMENU_2 0x03 /* READ: Read Data */
546#define SPI_OPTYPE_2 0x02 /* Read, address required */
547
548#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
549#define SPI_OPTYPE_3 0x00 /* Read, no address */
550
551#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
552#define SPI_OPTYPE_4 0x03 /* Write, address required */
553
554#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
555#define SPI_OPTYPE_5 0x00 /* Read, no address */
556
557#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
558#define SPI_OPTYPE_6 0x03 /* Write, address required */
559
Duncan Laurie924342b2012-10-08 14:30:06 -0700560#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
561#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200562
563#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
564 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
565#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
566 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
567
568#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
569 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
570 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
571 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
572
573#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
574
Duncan Lauried4bc0672012-10-11 13:04:14 -0700575#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
576#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
577#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
578#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
579#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
580#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
581#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
582#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
583#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
584#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
585#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
586#define SPIBAR_FADDR 0x3808 /* SPI flash address */
587#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
588
Stefan Reinauer8e073822012-04-04 00:07:22 +0200589#endif /* __ACPI__ */
590#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */