blob: fbdc27a7b0fe933ea169163e2d7885d9db44826a [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Rudolph305035c2016-11-11 18:38:50 +01002
Angel Ponsc826ba42022-08-14 11:07:42 +02003#include <commonlib/bsd/clamp.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01004#include <console/console.h>
5#include <console/usb.h>
Angel Pons47a80a02020-12-07 13:15:23 +01006#include <cpu/intel/model_206ax/model_206ax.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01007#include <delay.h>
Angel Ponsfc930242020-03-24 11:12:09 +01008#include <device/device.h>
9#include <device/pci_def.h>
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +010010#include <device/pci_ops.h>
Angel Ponsfc930242020-03-24 11:12:09 +010011#include <northbridge/intel/sandybridge/chip.h>
Elyes HAOUAS1d6484a2020-07-10 11:18:11 +020012#include <stdbool.h>
13#include <stdint.h>
14
Keith Hui0f8cd412023-10-28 12:25:53 -040015#include "sandybridge.h"
Patrick Rudolph305035c2016-11-11 18:38:50 +010016#include "raminit_common.h"
Angel Pons825332d2020-03-21 19:31:53 +010017#include "raminit_tables.h"
Patrick Rudolph305035c2016-11-11 18:38:50 +010018
Angel Ponsefbed262020-03-23 23:18:03 +010019#define SNB_MIN_DCLK_133_MULT 3
20#define SNB_MAX_DCLK_133_MULT 8
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010021#define IVB_MIN_DCLK_133_MULT 3
22#define IVB_MAX_DCLK_133_MULT 10
23#define IVB_MIN_DCLK_100_MULT 7
24#define IVB_MAX_DCLK_100_MULT 12
Patrick Rudolph77eaba32016-11-11 18:55:54 +010025
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010026/* Frequency multiplier */
27static u32 get_FRQ(const ramctr_timing *ctrl)
28{
29 const u32 FRQ = 256000 / (ctrl->tCK * ctrl->base_freq);
30
31 if (IS_IVY_CPU(ctrl->cpu)) {
32 if (ctrl->base_freq == 100)
33 return clamp_u32(IVB_MIN_DCLK_100_MULT, FRQ, IVB_MAX_DCLK_100_MULT);
34
35 if (ctrl->base_freq == 133)
36 return clamp_u32(IVB_MIN_DCLK_133_MULT, FRQ, IVB_MAX_DCLK_133_MULT);
Angel Ponsefbed262020-03-23 23:18:03 +010037
38 } else if (IS_SANDY_CPU(ctrl->cpu)) {
39 if (ctrl->base_freq == 133)
40 return clamp_u32(SNB_MIN_DCLK_133_MULT, FRQ, SNB_MAX_DCLK_133_MULT);
Patrick Rudolph77eaba32016-11-11 18:55:54 +010041 }
42
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010043 die("Unsupported CPU or base frequency.");
Patrick Rudolph305035c2016-11-11 18:38:50 +010044}
45
Angel Pons2f3cc002020-11-11 18:49:31 +010046/* CAS write latency. To be programmed in MR2. See DDR3 SPEC for MR2 documentation. */
47static u8 get_CWL(u32 tCK)
48{
49 /* Get CWL based on tCK using the following rule */
50 switch (tCK) {
51 case TCK_1333MHZ:
52 return 12;
53
54 case TCK_1200MHZ:
55 case TCK_1100MHZ:
56 return 11;
57
58 case TCK_1066MHZ:
59 case TCK_1000MHZ:
60 return 10;
61
62 case TCK_933MHZ:
63 case TCK_900MHZ:
64 return 9;
65
66 case TCK_800MHZ:
67 case TCK_700MHZ:
68 return 8;
69
70 case TCK_666MHZ:
71 return 7;
72
73 case TCK_533MHZ:
74 return 6;
75
76 default:
77 return 5;
78 }
79}
80
Angel Ponsdf09bdb2020-03-21 16:40:41 +010081/* Get REFI based on frequency index, tREFI = 7.8usec */
82static u32 get_REFI(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010083{
Angel Pons825332d2020-03-21 19:31:53 +010084 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010085 return frq_refi_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010086
Angel Pons825332d2020-03-21 19:31:53 +010087 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010088 return frq_refi_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010089}
90
Angel Ponsdf09bdb2020-03-21 16:40:41 +010091/* Get XSOffset based on frequency index, tXS-Offset: tXS = tRFC + 10ns */
92static u8 get_XSOffset(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010093{
Angel Pons825332d2020-03-21 19:31:53 +010094 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010095 return frq_xs_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010096
Angel Pons825332d2020-03-21 19:31:53 +010097 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010098 return frq_xs_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010099}
100
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100101/* Get MOD based on frequency index */
102static u8 get_MOD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100103{
Angel Pons825332d2020-03-21 19:31:53 +0100104 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100105 return frq_mod_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100106
Angel Pons825332d2020-03-21 19:31:53 +0100107 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100108 return frq_mod_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100109}
110
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100111/* Get Write Leveling Output delay based on frequency index */
112static u8 get_WLO(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100113{
Angel Pons825332d2020-03-21 19:31:53 +0100114 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100115 return frq_wlo_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100116
Angel Pons825332d2020-03-21 19:31:53 +0100117 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100118 return frq_wlo_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100119}
120
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100121/* Get CKE based on frequency index */
122static u8 get_CKE(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100123{
Angel Pons825332d2020-03-21 19:31:53 +0100124 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100125 return frq_cke_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100126
Angel Pons825332d2020-03-21 19:31:53 +0100127 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100128 return frq_cke_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100129}
130
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100131/* Get XPDLL based on frequency index */
132static u8 get_XPDLL(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100133{
Angel Pons825332d2020-03-21 19:31:53 +0100134 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100135 return frq_xpdll_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100136
Angel Pons825332d2020-03-21 19:31:53 +0100137 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100138 return frq_xpdll_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100139}
140
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100141/* Get XP based on frequency index */
142static u8 get_XP(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100143{
Angel Pons825332d2020-03-21 19:31:53 +0100144 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100145 return frq_xp_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100146
Angel Pons825332d2020-03-21 19:31:53 +0100147 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100148 return frq_xp_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100149}
150
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100151/* Get AONPD based on frequency index */
152static u8 get_AONPD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100153{
Angel Pons825332d2020-03-21 19:31:53 +0100154 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100155 return frq_aonpd_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100156
Angel Pons825332d2020-03-21 19:31:53 +0100157 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100158 return frq_aonpd_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100159}
160
Angel Pons2921cbf2020-11-19 16:41:40 +0100161/* Get COMP2 based on CPU generation and clock speed */
162static u32 get_COMP2(const ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100163{
Angel Pons2921cbf2020-11-19 16:41:40 +0100164 const bool is_ivybridge = IS_IVY_CPU(ctrl->cpu);
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100165
Angel Pons2921cbf2020-11-19 16:41:40 +0100166 if (ctrl->tCK <= TCK_1066MHZ)
167 return is_ivybridge ? 0x0C235924 : 0x0C21410C;
168 else if (ctrl->tCK <= TCK_933MHZ)
169 return is_ivybridge ? 0x0C446964 : 0x0C42514C;
170 else if (ctrl->tCK <= TCK_800MHZ)
171 return is_ivybridge ? 0x0C6671E4 : 0x0C6369CC;
172 else if (ctrl->tCK <= TCK_666MHZ)
173 return is_ivybridge ? 0x0CA8C264 : 0x0CA57A4C;
174 else if (ctrl->tCK <= TCK_533MHZ)
175 return is_ivybridge ? 0x0CEBDB64 : 0x0CE7C34C;
Angel Pons825332d2020-03-21 19:31:53 +0100176 else
Angel Pons2921cbf2020-11-19 16:41:40 +0100177 return is_ivybridge ? 0x0D6FF5E4 : 0x0D6BEDCC;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100178}
179
Angel Pons4f86d632020-11-19 17:18:46 +0100180/* Get updated COMP1 based on CPU generation and stepping */
181static u32 get_COMP1(ramctr_timing *ctrl, const int channel)
182{
183 const union comp_ofst_1_reg orig_comp = {
Angel Pons66780a02021-03-26 13:33:22 +0100184 .raw = mchbar_read32(CRCOMPOFST1_ch(channel)),
Angel Pons4f86d632020-11-19 17:18:46 +0100185 };
186
187 if (IS_SANDY_CPU(ctrl->cpu) && !IS_SANDY_CPU_D2(ctrl->cpu)) {
188 union comp_ofst_1_reg comp_ofst_1 = orig_comp;
189
190 comp_ofst_1.clk_odt_up = 1;
191 comp_ofst_1.clk_drv_up = 1;
192 comp_ofst_1.ctl_drv_up = 1;
193
194 return comp_ofst_1.raw;
195 }
196
197 /* Fix PCODE COMP offset bug: revert to default values */
198 union comp_ofst_1_reg comp_ofst_1 = {
199 .dq_odt_down = 4,
200 .dq_odt_up = 4,
201 .clk_odt_down = 4,
202 .clk_odt_up = orig_comp.clk_odt_up,
203 .dq_drv_down = 4,
204 .dq_drv_up = orig_comp.dq_drv_up,
205 .clk_drv_down = 4,
206 .clk_drv_up = orig_comp.clk_drv_up,
207 .ctl_drv_down = 4,
208 .ctl_drv_up = orig_comp.ctl_drv_up,
209 };
210
211 if (IS_IVY_CPU(ctrl->cpu))
212 comp_ofst_1.dq_drv_up = 2; /* 28p6 ohms */
213
214 return comp_ofst_1.raw;
215}
216
Angel Ponsefbed262020-03-23 23:18:03 +0100217static void normalize_tclk(ramctr_timing *ctrl, bool ref_100mhz_support)
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200218{
219 if (ctrl->tCK <= TCK_1200MHZ) {
220 ctrl->tCK = TCK_1200MHZ;
Angel Pons0a208722020-09-18 00:52:26 +0200221 ctrl->base_freq = 133;
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200222 } else if (ctrl->tCK <= TCK_1100MHZ) {
223 ctrl->tCK = TCK_1100MHZ;
224 ctrl->base_freq = 100;
225 } else if (ctrl->tCK <= TCK_1066MHZ) {
226 ctrl->tCK = TCK_1066MHZ;
227 ctrl->base_freq = 133;
228 } else if (ctrl->tCK <= TCK_1000MHZ) {
229 ctrl->tCK = TCK_1000MHZ;
230 ctrl->base_freq = 100;
231 } else if (ctrl->tCK <= TCK_933MHZ) {
232 ctrl->tCK = TCK_933MHZ;
233 ctrl->base_freq = 133;
234 } else if (ctrl->tCK <= TCK_900MHZ) {
235 ctrl->tCK = TCK_900MHZ;
236 ctrl->base_freq = 100;
237 } else if (ctrl->tCK <= TCK_800MHZ) {
238 ctrl->tCK = TCK_800MHZ;
239 ctrl->base_freq = 133;
240 } else if (ctrl->tCK <= TCK_700MHZ) {
241 ctrl->tCK = TCK_700MHZ;
242 ctrl->base_freq = 100;
243 } else if (ctrl->tCK <= TCK_666MHZ) {
244 ctrl->tCK = TCK_666MHZ;
245 ctrl->base_freq = 133;
246 } else if (ctrl->tCK <= TCK_533MHZ) {
247 ctrl->tCK = TCK_533MHZ;
248 ctrl->base_freq = 133;
249 } else if (ctrl->tCK <= TCK_400MHZ) {
250 ctrl->tCK = TCK_400MHZ;
251 ctrl->base_freq = 133;
252 } else {
253 ctrl->tCK = 0;
254 return;
255 }
256
257 if (!ref_100mhz_support && ctrl->base_freq == 100) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100258 /* Skip unsupported frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200259 ctrl->tCK++;
Angel Ponsefbed262020-03-23 23:18:03 +0100260 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200261 }
262}
263
Angel Ponsfc930242020-03-24 11:12:09 +0100264#define DEFAULT_TCK TCK_800MHZ
265
266static unsigned int get_mem_min_tck(void)
267{
268 u32 reg32;
269 u8 rev;
270 const struct northbridge_intel_sandybridge_config *cfg = NULL;
271
272 /* Actually, config of MCH or Host Bridge */
273 cfg = config_of_soc();
274
275 /* If non-zero, it was set in the devicetree */
276 if (cfg->max_mem_clock_mhz) {
277
278 if (cfg->max_mem_clock_mhz >= 1066)
279 return TCK_1066MHZ;
280
281 else if (cfg->max_mem_clock_mhz >= 933)
282 return TCK_933MHZ;
283
284 else if (cfg->max_mem_clock_mhz >= 800)
285 return TCK_800MHZ;
286
287 else if (cfg->max_mem_clock_mhz >= 666)
288 return TCK_666MHZ;
289
290 else if (cfg->max_mem_clock_mhz >= 533)
291 return TCK_533MHZ;
292
293 else
294 return TCK_400MHZ;
295 }
296
297 if (CONFIG(NATIVE_RAMINIT_IGNORE_MAX_MEM_FUSES))
298 return TCK_1333MHZ;
299
300 rev = pci_read_config8(HOST_BRIDGE, PCI_DEVICE_ID);
301
302 if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
303 /* Read Capabilities A Register DMFC bits */
304 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A);
305 reg32 &= 0x7;
306
307 switch (reg32) {
308 case 7: return TCK_533MHZ;
309 case 6: return TCK_666MHZ;
310 case 5: return TCK_800MHZ;
311 /* Reserved */
312 default:
313 break;
314 }
315 } else {
316 /* Read Capabilities B Register DMFC bits */
317 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_B);
318 reg32 = (reg32 >> 4) & 0x7;
319
320 switch (reg32) {
321 case 7: return TCK_533MHZ;
322 case 6: return TCK_666MHZ;
323 case 5: return TCK_800MHZ;
324 case 4: return TCK_933MHZ;
325 case 3: return TCK_1066MHZ;
326 case 2: return TCK_1200MHZ;
327 case 1: return TCK_1333MHZ;
328 /* Reserved */
329 default:
330 break;
331 }
332 }
333 return DEFAULT_TCK;
334}
335
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200336static void find_cas_tck(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100337{
338 u8 val;
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200339 u32 reg32;
340 u8 ref_100mhz_support;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100341
Angel Pons7c49cb82020-03-16 23:17:32 +0100342 /* 100 MHz reference clock supported */
343 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_B);
Angel Pons29f391ec2020-03-23 22:51:05 +0100344 ref_100mhz_support = (reg32 >> 21) & 0x7;
Angel Pons7c49cb82020-03-16 23:17:32 +0100345 printk(BIOS_DEBUG, "100MHz reference clock support: %s\n", ref_100mhz_support ? "yes"
346 : "no");
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200347
Angel Pons29f391ec2020-03-23 22:51:05 +0100348 printk(BIOS_DEBUG, "PLL_REF100_CFG value: 0x%x\n", ref_100mhz_support);
349
Angel Ponsfc930242020-03-24 11:12:09 +0100350 ctrl->tCK = get_mem_min_tck();
351
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200352 /* Find CAS latency */
353 while (1) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100354 /*
355 * Normalising tCK before computing clock could potentially
356 * result in a lower selected CAS, which is desired.
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200357 */
Angel Ponsefbed262020-03-23 23:18:03 +0100358 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200359 if (!(ctrl->tCK))
360 die("Couldn't find compatible clock / CAS settings\n");
Angel Pons7c49cb82020-03-16 23:17:32 +0100361
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200362 val = DIV_ROUND_UP(ctrl->tAA, ctrl->tCK);
363 printk(BIOS_DEBUG, "Trying CAS %u, tCK %u.\n", val, ctrl->tCK);
364 for (; val <= MAX_CAS; val++)
365 if ((ctrl->cas_supported >> (val - MIN_CAS)) & 1)
366 break;
Angel Pons7c49cb82020-03-16 23:17:32 +0100367
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200368 if (val == (MAX_CAS + 1)) {
369 ctrl->tCK++;
370 continue;
371 } else {
372 printk(BIOS_DEBUG, "Found compatible clock, CAS pair.\n");
373 break;
374 }
375 }
376
Angel Pons48409b82020-03-23 22:19:29 +0100377 /* Frequency multiplier */
Angel Ponsa6c8b4b2020-03-23 22:38:08 +0100378 ctrl->FRQ = get_FRQ(ctrl);
Angel Pons48409b82020-03-23 22:19:29 +0100379
Angel Pons7c49cb82020-03-16 23:17:32 +0100380 printk(BIOS_DEBUG, "Selected DRAM frequency: %u MHz\n", NS2MHZ_DIV256 / ctrl->tCK);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200381 printk(BIOS_DEBUG, "Selected CAS latency : %uT\n", val);
382 ctrl->CAS = val;
383}
384
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200385static void dram_timing(ramctr_timing *ctrl)
386{
Angel Pons7c49cb82020-03-16 23:17:32 +0100387 /*
Angel Ponsefbed262020-03-23 23:18:03 +0100388 * On Sandy Bridge, the maximum supported DDR3 frequency is 1066MHz (DDR3 2133).
389 * Cap it for faster DIMMs, and align it to the closest JEDEC standard frequency.
390 */
391 /*
Angel Pons7c49cb82020-03-16 23:17:32 +0100392 * On Ivy Bridge, the maximum supported DDR3 frequency is 1400MHz (DDR3 2800).
393 * Cap it at 1200MHz (DDR3 2400), and align it to the closest JEDEC standard frequency.
394 */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200395 if (ctrl->tCK == TCK_1200MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100396 ctrl->edge_offset[0] = 18; //XXX: guessed
397 ctrl->edge_offset[1] = 8;
398 ctrl->edge_offset[2] = 8;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100399 ctrl->tx_dq_offset[0] = 20; //XXX: guessed
400 ctrl->tx_dq_offset[1] = 8;
401 ctrl->tx_dq_offset[2] = 8;
Angel Pons88521882020-01-05 20:21:20 +0100402 ctrl->pi_coding_threshold = 10;
Angel Pons7c49cb82020-03-16 23:17:32 +0100403
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200404 } else if (ctrl->tCK == TCK_1100MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100405 ctrl->edge_offset[0] = 17; //XXX: guessed
406 ctrl->edge_offset[1] = 7;
407 ctrl->edge_offset[2] = 7;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100408 ctrl->tx_dq_offset[0] = 19; //XXX: guessed
409 ctrl->tx_dq_offset[1] = 7;
410 ctrl->tx_dq_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100411 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100412
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200413 } else if (ctrl->tCK == TCK_1066MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100414 ctrl->edge_offset[0] = 16;
415 ctrl->edge_offset[1] = 7;
416 ctrl->edge_offset[2] = 7;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100417 ctrl->tx_dq_offset[0] = 18;
418 ctrl->tx_dq_offset[1] = 7;
419 ctrl->tx_dq_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100420 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100421
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200422 } else if (ctrl->tCK == TCK_1000MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100423 ctrl->edge_offset[0] = 15; //XXX: guessed
424 ctrl->edge_offset[1] = 6;
425 ctrl->edge_offset[2] = 6;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100426 ctrl->tx_dq_offset[0] = 17; //XXX: guessed
427 ctrl->tx_dq_offset[1] = 6;
428 ctrl->tx_dq_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100429 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100430
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200431 } else if (ctrl->tCK == TCK_933MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100432 ctrl->edge_offset[0] = 14;
433 ctrl->edge_offset[1] = 6;
434 ctrl->edge_offset[2] = 6;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100435 ctrl->tx_dq_offset[0] = 15;
436 ctrl->tx_dq_offset[1] = 6;
437 ctrl->tx_dq_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100438 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100439
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200440 } else if (ctrl->tCK == TCK_900MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100441 ctrl->edge_offset[0] = 14; //XXX: guessed
442 ctrl->edge_offset[1] = 6;
443 ctrl->edge_offset[2] = 6;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100444 ctrl->tx_dq_offset[0] = 15; //XXX: guessed
445 ctrl->tx_dq_offset[1] = 6;
446 ctrl->tx_dq_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100447 ctrl->pi_coding_threshold = 12;
Angel Pons7c49cb82020-03-16 23:17:32 +0100448
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200449 } else if (ctrl->tCK == TCK_800MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100450 ctrl->edge_offset[0] = 13;
451 ctrl->edge_offset[1] = 5;
452 ctrl->edge_offset[2] = 5;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100453 ctrl->tx_dq_offset[0] = 14;
454 ctrl->tx_dq_offset[1] = 5;
455 ctrl->tx_dq_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100456 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100457
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200458 } else if (ctrl->tCK == TCK_700MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100459 ctrl->edge_offset[0] = 13; //XXX: guessed
460 ctrl->edge_offset[1] = 5;
461 ctrl->edge_offset[2] = 5;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100462 ctrl->tx_dq_offset[0] = 14; //XXX: guessed
463 ctrl->tx_dq_offset[1] = 5;
464 ctrl->tx_dq_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100465 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100466
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200467 } else if (ctrl->tCK == TCK_666MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100468 ctrl->edge_offset[0] = 10;
469 ctrl->edge_offset[1] = 4;
470 ctrl->edge_offset[2] = 4;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100471 ctrl->tx_dq_offset[0] = 11;
472 ctrl->tx_dq_offset[1] = 4;
473 ctrl->tx_dq_offset[2] = 4;
Angel Pons88521882020-01-05 20:21:20 +0100474 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100475
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200476 } else if (ctrl->tCK == TCK_533MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100477 ctrl->edge_offset[0] = 8;
478 ctrl->edge_offset[1] = 3;
479 ctrl->edge_offset[2] = 3;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100480 ctrl->tx_dq_offset[0] = 9;
481 ctrl->tx_dq_offset[1] = 3;
482 ctrl->tx_dq_offset[2] = 3;
Angel Pons88521882020-01-05 20:21:20 +0100483 ctrl->pi_coding_threshold = 17;
Angel Pons7c49cb82020-03-16 23:17:32 +0100484
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200485 } else { /* TCK_400MHZ */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100486 ctrl->edge_offset[0] = 6;
487 ctrl->edge_offset[1] = 2;
488 ctrl->edge_offset[2] = 2;
Angel Ponsc8ac2cc2020-11-19 22:50:54 +0100489 ctrl->tx_dq_offset[0] = 6;
490 ctrl->tx_dq_offset[1] = 2;
491 ctrl->tx_dq_offset[2] = 2;
Angel Pons88521882020-01-05 20:21:20 +0100492 ctrl->pi_coding_threshold = 17;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100493 }
494
495 /* Initial phase between CLK/CMD pins */
Angel Pons88521882020-01-05 20:21:20 +0100496 ctrl->pi_code_offset = (256000 / ctrl->tCK) / 66;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100497
498 /* DLL_CONFIG_MDLL_W_TIMER */
Angel Pons88521882020-01-05 20:21:20 +0100499 ctrl->mdll_wake_delay = (128000 / ctrl->tCK) + 3;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100500
Dan Elkoubydabebc32018-04-13 18:47:10 +0300501 if (ctrl->tCWL)
502 ctrl->CWL = DIV_ROUND_UP(ctrl->tCWL, ctrl->tCK);
503 else
504 ctrl->CWL = get_CWL(ctrl->tCK);
Angel Pons7c49cb82020-03-16 23:17:32 +0100505
Arthur Heymans50db9c92017-03-23 18:53:38 +0100506 ctrl->tRCD = DIV_ROUND_UP(ctrl->tRCD, ctrl->tCK);
Angel Pons7c49cb82020-03-16 23:17:32 +0100507 ctrl->tRP = DIV_ROUND_UP(ctrl->tRP, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100508 ctrl->tRAS = DIV_ROUND_UP(ctrl->tRAS, ctrl->tCK);
Angel Pons7c49cb82020-03-16 23:17:32 +0100509 ctrl->tWR = DIV_ROUND_UP(ctrl->tWR, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100510 ctrl->tFAW = DIV_ROUND_UP(ctrl->tFAW, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100511 ctrl->tRRD = DIV_ROUND_UP(ctrl->tRRD, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100512 ctrl->tRTP = DIV_ROUND_UP(ctrl->tRTP, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100513 ctrl->tWTR = DIV_ROUND_UP(ctrl->tWTR, ctrl->tCK);
Arthur Heymans50db9c92017-03-23 18:53:38 +0100514 ctrl->tRFC = DIV_ROUND_UP(ctrl->tRFC, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100515
Angel Pons48409b82020-03-23 22:19:29 +0100516 ctrl->tREFI = get_REFI(ctrl->FRQ, ctrl->base_freq);
517 ctrl->tMOD = get_MOD(ctrl->FRQ, ctrl->base_freq);
518 ctrl->tXSOffset = get_XSOffset(ctrl->FRQ, ctrl->base_freq);
519 ctrl->tWLO = get_WLO(ctrl->FRQ, ctrl->base_freq);
520 ctrl->tCKE = get_CKE(ctrl->FRQ, ctrl->base_freq);
521 ctrl->tXPDLL = get_XPDLL(ctrl->FRQ, ctrl->base_freq);
522 ctrl->tXP = get_XP(ctrl->FRQ, ctrl->base_freq);
523 ctrl->tAONPD = get_AONPD(ctrl->FRQ, ctrl->base_freq);
Angel Ponsd9929442020-09-18 00:29:38 +0200524
525 printk(BIOS_DEBUG, "Selected CWL latency : %uT\n", ctrl->CWL);
526 printk(BIOS_DEBUG, "Selected tRCD : %uT\n", ctrl->tRCD);
527 printk(BIOS_DEBUG, "Selected tRP : %uT\n", ctrl->tRP);
528 printk(BIOS_DEBUG, "Selected tRAS : %uT\n", ctrl->tRAS);
529 printk(BIOS_DEBUG, "Selected tWR : %uT\n", ctrl->tWR);
530 printk(BIOS_DEBUG, "Selected tFAW : %uT\n", ctrl->tFAW);
531 printk(BIOS_DEBUG, "Selected tRRD : %uT\n", ctrl->tRRD);
532 printk(BIOS_DEBUG, "Selected tRTP : %uT\n", ctrl->tRTP);
533 printk(BIOS_DEBUG, "Selected tWTR : %uT\n", ctrl->tWTR);
534 printk(BIOS_DEBUG, "Selected tRFC : %uT\n", ctrl->tRFC);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100535}
536
Angel Pons88521882020-01-05 20:21:20 +0100537static void dram_freq(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100538{
539 if (ctrl->tCK > TCK_400MHZ) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100540 printk(BIOS_ERR,
541 "DRAM frequency is under lowest supported frequency (400 MHz). "
Angel Ponsfe276fb2020-09-18 00:36:07 +0200542 "Increasing to 400 MHz as last resort.\n");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100543 ctrl->tCK = TCK_400MHZ;
544 }
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100545
Patrick Rudolph305035c2016-11-11 18:38:50 +0100546 while (1) {
547 u8 val2;
548 u32 reg1 = 0;
549
Angel Ponsfe276fb2020-09-18 00:36:07 +0200550 /* Step 1 - Determine target MPLL frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200551 find_cas_tck(ctrl);
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100552
Angel Pons7c49cb82020-03-16 23:17:32 +0100553 /*
Angel Ponsfe276fb2020-09-18 00:36:07 +0200554 * The MPLL will never lock if the requested frequency is already set.
Angel Pons7c49cb82020-03-16 23:17:32 +0100555 * Exit early to prevent a system hang.
Patrick Rudolph305035c2016-11-11 18:38:50 +0100556 */
Angel Pons66780a02021-03-26 13:33:22 +0100557 reg1 = mchbar_read32(MC_BIOS_DATA);
Elyes Haouas3a998072022-11-18 15:11:02 +0100558 val2 = (u8)reg1;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100559 if (val2)
560 return;
561
Angel Ponsfe276fb2020-09-18 00:36:07 +0200562 /* Step 2 - Request MPLL frequency through the PCU */
Angel Pons48409b82020-03-23 22:19:29 +0100563 reg1 = ctrl->FRQ;
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100564 if (ctrl->base_freq == 100)
Angel Ponsfe276fb2020-09-18 00:36:07 +0200565 reg1 |= (1 << 8); /* Use 100MHz reference clock */
Angel Pons7c49cb82020-03-16 23:17:32 +0100566
Angel Ponsfe276fb2020-09-18 00:36:07 +0200567 reg1 |= (1 << 31); /* Set running bit */
Angel Pons66780a02021-03-26 13:33:22 +0100568 mchbar_write32(MC_BIOS_REQ, reg1);
Angel Pons7c49cb82020-03-16 23:17:32 +0100569 int i = 0;
Angel Ponsfe276fb2020-09-18 00:36:07 +0200570 printk(BIOS_DEBUG, "MPLL busy... ");
Angel Pons5db1b152020-12-13 16:37:53 +0100571 while (reg1 & (1 << 31)) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100572 udelay(10);
573 i++;
Angel Pons66780a02021-03-26 13:33:22 +0100574 reg1 = mchbar_read32(MC_BIOS_REQ);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100575 }
576 printk(BIOS_DEBUG, "done in %d us\n", i * 10);
577
578 /* Step 3 - Verify lock frequency */
Angel Pons66780a02021-03-26 13:33:22 +0100579 reg1 = mchbar_read32(MC_BIOS_DATA);
Elyes Haouas3a998072022-11-18 15:11:02 +0100580 val2 = (u8)reg1;
Angel Pons48409b82020-03-23 22:19:29 +0100581 if (val2 >= ctrl->FRQ) {
Angel Ponsfe276fb2020-09-18 00:36:07 +0200582 printk(BIOS_DEBUG, "MPLL frequency is set at : %d MHz\n",
Patrick Rudolph305035c2016-11-11 18:38:50 +0100583 (1000 << 8) / ctrl->tCK);
584 return;
585 }
Angel Ponsfe276fb2020-09-18 00:36:07 +0200586 printk(BIOS_DEBUG, "MPLL didn't lock. Retrying at lower frequency\n");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100587 ctrl->tCK++;
588 }
589}
590
Angel Pons88521882020-01-05 20:21:20 +0100591static void dram_ioregs(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100592{
Patrick Rudolph305035c2016-11-11 18:38:50 +0100593 int channel;
594
Angel Pons7c49cb82020-03-16 23:17:32 +0100595 /* IO clock */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100596 FOR_ALL_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +0100597 mchbar_write32(GDCRCLKRANKSUSED_ch(channel), ctrl->rankmap[channel]);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100598 }
599
Angel Pons7c49cb82020-03-16 23:17:32 +0100600 /* IO command */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100601 FOR_ALL_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +0100602 mchbar_write32(GDCRCTLRANKSUSED_ch(channel), ctrl->rankmap[channel]);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100603 }
604
Angel Pons7c49cb82020-03-16 23:17:32 +0100605 /* IO control */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100606 FOR_ALL_POPULATED_CHANNELS {
607 program_timings(ctrl, channel);
608 }
609
Angel Pons7c49cb82020-03-16 23:17:32 +0100610 /* Perform RCOMP */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100611 printram("RCOMP...");
Angel Pons66780a02021-03-26 13:33:22 +0100612 while (!(mchbar_read32(RCOMP_TIMER) & (1 << 16)))
Angel Pons7c49cb82020-03-16 23:17:32 +0100613 ;
614
Patrick Rudolph305035c2016-11-11 18:38:50 +0100615 printram("done\n");
616
Angel Pons7c49cb82020-03-16 23:17:32 +0100617 /* Set COMP2 */
Angel Pons66780a02021-03-26 13:33:22 +0100618 mchbar_write32(CRCOMPOFST2, get_COMP2(ctrl));
Patrick Rudolph305035c2016-11-11 18:38:50 +0100619 printram("COMP2 done\n");
620
Angel Pons7c49cb82020-03-16 23:17:32 +0100621 /* Set COMP1 */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100622 FOR_ALL_POPULATED_CHANNELS {
Angel Pons66780a02021-03-26 13:33:22 +0100623 mchbar_write32(CRCOMPOFST1_ch(channel), get_COMP1(ctrl, channel));
Patrick Rudolph305035c2016-11-11 18:38:50 +0100624 }
625 printram("COMP1 done\n");
626
627 printram("FORCE RCOMP and wait 20us...");
Angel Pons66780a02021-03-26 13:33:22 +0100628 mchbar_setbits32(M_COMP, 1 << 8);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100629 udelay(20);
630 printram("done\n");
631}
632
Angel Ponsefbed262020-03-23 23:18:03 +0100633int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, int s3resume, int me_uma_size)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100634{
635 int err;
636
Angel Ponsefbed262020-03-23 23:18:03 +0100637 printk(BIOS_DEBUG, "Starting %s Bridge RAM training (%s).\n",
638 IS_SANDY_CPU(ctrl->cpu) ? "Sandy" : "Ivy",
639 fast_boot ? "fast boot" : "full initialization");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100640
641 if (!fast_boot) {
642 /* Find fastest common supported parameters */
643 dram_find_common_params(ctrl);
644
645 dram_dimm_mapping(ctrl);
646 }
647
Angel Ponsfe276fb2020-09-18 00:36:07 +0200648 /* Set MPLL frequency */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100649 dram_freq(ctrl);
650
651 if (!fast_boot) {
652 /* Calculate timings */
653 dram_timing(ctrl);
654 }
655
656 /* Set version register */
Angel Pons66780a02021-03-26 13:33:22 +0100657 mchbar_write32(MRC_REVISION, 0xc04eb002);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100658
659 /* Enable crossover */
660 dram_xover(ctrl);
661
662 /* Set timing and refresh registers */
663 dram_timing_regs(ctrl);
664
665 /* Power mode preset */
Angel Pons66780a02021-03-26 13:33:22 +0100666 mchbar_write32(PM_THML_STAT, 0x5500);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100667
Angel Pons88521882020-01-05 20:21:20 +0100668 /* Set scheduler chicken bits */
Angel Pons66780a02021-03-26 13:33:22 +0100669 mchbar_write32(SCHED_CBIT, 0x10100005);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100670
Angel Pons7c49cb82020-03-16 23:17:32 +0100671 /* Set up watermarks and starvation counter */
Angel Pons89ae6b82020-03-21 13:23:32 +0100672 set_wmm_behavior(ctrl->cpu);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100673
674 /* Clear IO reset bit */
Angel Pons66780a02021-03-26 13:33:22 +0100675 mchbar_clrbits32(MC_INIT_STATE_G, 1 << 5);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100676
677 /* Set MAD-DIMM registers */
Patrick Rudolphdd662872017-10-28 18:20:11 +0200678 dram_dimm_set_mapping(ctrl, 1);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100679 printk(BIOS_DEBUG, "Done dimm mapping\n");
680
681 /* Zone config */
682 dram_zones(ctrl, 1);
683
684 /* Set memory map */
685 dram_memorymap(ctrl, me_uma_size);
686 printk(BIOS_DEBUG, "Done memory map\n");
687
688 /* Set IO registers */
689 dram_ioregs(ctrl);
690 printk(BIOS_DEBUG, "Done io registers\n");
691
692 udelay(1);
693
694 if (fast_boot) {
695 restore_timings(ctrl);
696 } else {
Angel Pons7c49cb82020-03-16 23:17:32 +0100697 /* Do JEDEC DDR3 reset sequence */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100698 dram_jedecreset(ctrl);
699 printk(BIOS_DEBUG, "Done jedec reset\n");
700
701 /* MRS commands */
702 dram_mrscommands(ctrl);
703 printk(BIOS_DEBUG, "Done MRS commands\n");
704
705 /* Prepare for memory training */
706 prepare_training(ctrl);
707
Angel Pons7f5a97c2020-11-13 16:58:46 +0100708 err = receive_enable_calibration(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100709 if (err)
710 return err;
711
Angel Pons068c2592020-11-14 01:31:15 +0100712 err = read_mpr_training(ctrl);
713 if (err)
714 return err;
715
Patrick Rudolph305035c2016-11-11 18:38:50 +0100716 err = write_training(ctrl);
717 if (err)
718 return err;
719
720 printram("CP5a\n");
721
Patrick Rudolph305035c2016-11-11 18:38:50 +0100722 printram("CP5b\n");
723
724 err = command_training(ctrl);
725 if (err)
726 return err;
727
728 printram("CP5c\n");
729
Angel Pons08f749d2020-11-17 16:50:56 +0100730 err = aggressive_read_training(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100731 if (err)
732 return err;
733
Angel Pons2a7d7522020-11-19 12:49:07 +0100734 err = aggressive_write_training(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100735 if (err)
736 return err;
737
738 normalize_training(ctrl);
739 }
740
Angel Pons7c49cb82020-03-16 23:17:32 +0100741 set_read_write_timings(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100742
Angel Ponsefbed262020-03-23 23:18:03 +0100743 if (!s3resume) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100744 err = channel_test(ctrl);
745 if (err)
746 return err;
747 }
748
Patrick Rudolphdd662872017-10-28 18:20:11 +0200749 /* Set MAD-DIMM registers */
750 dram_dimm_set_mapping(ctrl, 0);
751
Patrick Rudolph305035c2016-11-11 18:38:50 +0100752 return 0;
753}