blob: 3522e96eccbca2dd6659c9896a166e4af12bd7d4 [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Rudolph305035c2016-11-11 18:38:50 +01002
Angel Ponsa6c8b4b2020-03-23 22:38:08 +01003#include <commonlib/clamp.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01004#include <console/console.h>
5#include <console/usb.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01006#include <delay.h>
Angel Ponsfc930242020-03-24 11:12:09 +01007#include <device/device.h>
8#include <device/pci_def.h>
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +01009#include <device/pci_ops.h>
Angel Ponsfc930242020-03-24 11:12:09 +010010#include <northbridge/intel/sandybridge/chip.h>
Elyes HAOUAS1d6484a2020-07-10 11:18:11 +020011#include <stdbool.h>
12#include <stdint.h>
13
Patrick Rudolph305035c2016-11-11 18:38:50 +010014#include "raminit_native.h"
15#include "raminit_common.h"
Angel Pons825332d2020-03-21 19:31:53 +010016#include "raminit_tables.h"
Patrick Rudolph305035c2016-11-11 18:38:50 +010017
Angel Ponsefbed262020-03-23 23:18:03 +010018#define SNB_MIN_DCLK_133_MULT 3
19#define SNB_MAX_DCLK_133_MULT 8
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010020#define IVB_MIN_DCLK_133_MULT 3
21#define IVB_MAX_DCLK_133_MULT 10
22#define IVB_MIN_DCLK_100_MULT 7
23#define IVB_MAX_DCLK_100_MULT 12
Patrick Rudolph77eaba32016-11-11 18:55:54 +010024
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010025/* Frequency multiplier */
26static u32 get_FRQ(const ramctr_timing *ctrl)
27{
28 const u32 FRQ = 256000 / (ctrl->tCK * ctrl->base_freq);
29
30 if (IS_IVY_CPU(ctrl->cpu)) {
31 if (ctrl->base_freq == 100)
32 return clamp_u32(IVB_MIN_DCLK_100_MULT, FRQ, IVB_MAX_DCLK_100_MULT);
33
34 if (ctrl->base_freq == 133)
35 return clamp_u32(IVB_MIN_DCLK_133_MULT, FRQ, IVB_MAX_DCLK_133_MULT);
Angel Ponsefbed262020-03-23 23:18:03 +010036
37 } else if (IS_SANDY_CPU(ctrl->cpu)) {
38 if (ctrl->base_freq == 133)
39 return clamp_u32(SNB_MIN_DCLK_133_MULT, FRQ, SNB_MAX_DCLK_133_MULT);
Patrick Rudolph77eaba32016-11-11 18:55:54 +010040 }
41
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010042 die("Unsupported CPU or base frequency.");
Patrick Rudolph305035c2016-11-11 18:38:50 +010043}
44
Angel Pons2f3cc002020-11-11 18:49:31 +010045/* CAS write latency. To be programmed in MR2. See DDR3 SPEC for MR2 documentation. */
46static u8 get_CWL(u32 tCK)
47{
48 /* Get CWL based on tCK using the following rule */
49 switch (tCK) {
50 case TCK_1333MHZ:
51 return 12;
52
53 case TCK_1200MHZ:
54 case TCK_1100MHZ:
55 return 11;
56
57 case TCK_1066MHZ:
58 case TCK_1000MHZ:
59 return 10;
60
61 case TCK_933MHZ:
62 case TCK_900MHZ:
63 return 9;
64
65 case TCK_800MHZ:
66 case TCK_700MHZ:
67 return 8;
68
69 case TCK_666MHZ:
70 return 7;
71
72 case TCK_533MHZ:
73 return 6;
74
75 default:
76 return 5;
77 }
78}
79
Angel Ponsdf09bdb2020-03-21 16:40:41 +010080/* Get REFI based on frequency index, tREFI = 7.8usec */
81static u32 get_REFI(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010082{
Angel Pons825332d2020-03-21 19:31:53 +010083 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010084 return frq_refi_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010085
Angel Pons825332d2020-03-21 19:31:53 +010086 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010087 return frq_refi_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010088}
89
Angel Ponsdf09bdb2020-03-21 16:40:41 +010090/* Get XSOffset based on frequency index, tXS-Offset: tXS = tRFC + 10ns */
91static u8 get_XSOffset(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010092{
Angel Pons825332d2020-03-21 19:31:53 +010093 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010094 return frq_xs_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010095
Angel Pons825332d2020-03-21 19:31:53 +010096 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010097 return frq_xs_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010098}
99
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100100/* Get MOD based on frequency index */
101static u8 get_MOD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100102{
Angel Pons825332d2020-03-21 19:31:53 +0100103 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100104 return frq_mod_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100105
Angel Pons825332d2020-03-21 19:31:53 +0100106 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100107 return frq_mod_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100108}
109
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100110/* Get Write Leveling Output delay based on frequency index */
111static u8 get_WLO(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100112{
Angel Pons825332d2020-03-21 19:31:53 +0100113 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100114 return frq_wlo_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100115
Angel Pons825332d2020-03-21 19:31:53 +0100116 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100117 return frq_wlo_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100118}
119
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100120/* Get CKE based on frequency index */
121static u8 get_CKE(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100122{
Angel Pons825332d2020-03-21 19:31:53 +0100123 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100124 return frq_cke_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100125
Angel Pons825332d2020-03-21 19:31:53 +0100126 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100127 return frq_cke_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100128}
129
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100130/* Get XPDLL based on frequency index */
131static u8 get_XPDLL(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100132{
Angel Pons825332d2020-03-21 19:31:53 +0100133 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100134 return frq_xpdll_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100135
Angel Pons825332d2020-03-21 19:31:53 +0100136 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100137 return frq_xpdll_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100138}
139
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100140/* Get XP based on frequency index */
141static u8 get_XP(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100142{
Angel Pons825332d2020-03-21 19:31:53 +0100143 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100144 return frq_xp_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100145
Angel Pons825332d2020-03-21 19:31:53 +0100146 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100147 return frq_xp_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100148}
149
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100150/* Get AONPD based on frequency index */
151static u8 get_AONPD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100152{
Angel Pons825332d2020-03-21 19:31:53 +0100153 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100154 return frq_aonpd_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100155
Angel Pons825332d2020-03-21 19:31:53 +0100156 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100157 return frq_aonpd_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100158}
159
Angel Pons2921cbf2020-11-19 16:41:40 +0100160/* Get COMP2 based on CPU generation and clock speed */
161static u32 get_COMP2(const ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100162{
Angel Pons2921cbf2020-11-19 16:41:40 +0100163 const bool is_ivybridge = IS_IVY_CPU(ctrl->cpu);
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100164
Angel Pons2921cbf2020-11-19 16:41:40 +0100165 if (ctrl->tCK <= TCK_1066MHZ)
166 return is_ivybridge ? 0x0C235924 : 0x0C21410C;
167 else if (ctrl->tCK <= TCK_933MHZ)
168 return is_ivybridge ? 0x0C446964 : 0x0C42514C;
169 else if (ctrl->tCK <= TCK_800MHZ)
170 return is_ivybridge ? 0x0C6671E4 : 0x0C6369CC;
171 else if (ctrl->tCK <= TCK_666MHZ)
172 return is_ivybridge ? 0x0CA8C264 : 0x0CA57A4C;
173 else if (ctrl->tCK <= TCK_533MHZ)
174 return is_ivybridge ? 0x0CEBDB64 : 0x0CE7C34C;
Angel Pons825332d2020-03-21 19:31:53 +0100175 else
Angel Pons2921cbf2020-11-19 16:41:40 +0100176 return is_ivybridge ? 0x0D6FF5E4 : 0x0D6BEDCC;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100177}
178
Angel Pons4f86d632020-11-19 17:18:46 +0100179/* Get updated COMP1 based on CPU generation and stepping */
180static u32 get_COMP1(ramctr_timing *ctrl, const int channel)
181{
182 const union comp_ofst_1_reg orig_comp = {
183 .raw = MCHBAR32(CRCOMPOFST1_ch(channel)),
184 };
185
186 if (IS_SANDY_CPU(ctrl->cpu) && !IS_SANDY_CPU_D2(ctrl->cpu)) {
187 union comp_ofst_1_reg comp_ofst_1 = orig_comp;
188
189 comp_ofst_1.clk_odt_up = 1;
190 comp_ofst_1.clk_drv_up = 1;
191 comp_ofst_1.ctl_drv_up = 1;
192
193 return comp_ofst_1.raw;
194 }
195
196 /* Fix PCODE COMP offset bug: revert to default values */
197 union comp_ofst_1_reg comp_ofst_1 = {
198 .dq_odt_down = 4,
199 .dq_odt_up = 4,
200 .clk_odt_down = 4,
201 .clk_odt_up = orig_comp.clk_odt_up,
202 .dq_drv_down = 4,
203 .dq_drv_up = orig_comp.dq_drv_up,
204 .clk_drv_down = 4,
205 .clk_drv_up = orig_comp.clk_drv_up,
206 .ctl_drv_down = 4,
207 .ctl_drv_up = orig_comp.ctl_drv_up,
208 };
209
210 if (IS_IVY_CPU(ctrl->cpu))
211 comp_ofst_1.dq_drv_up = 2; /* 28p6 ohms */
212
213 return comp_ofst_1.raw;
214}
215
Angel Ponsefbed262020-03-23 23:18:03 +0100216static void normalize_tclk(ramctr_timing *ctrl, bool ref_100mhz_support)
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200217{
218 if (ctrl->tCK <= TCK_1200MHZ) {
219 ctrl->tCK = TCK_1200MHZ;
220 ctrl->base_freq = 100;
221 } else if (ctrl->tCK <= TCK_1100MHZ) {
222 ctrl->tCK = TCK_1100MHZ;
223 ctrl->base_freq = 100;
224 } else if (ctrl->tCK <= TCK_1066MHZ) {
225 ctrl->tCK = TCK_1066MHZ;
226 ctrl->base_freq = 133;
227 } else if (ctrl->tCK <= TCK_1000MHZ) {
228 ctrl->tCK = TCK_1000MHZ;
229 ctrl->base_freq = 100;
230 } else if (ctrl->tCK <= TCK_933MHZ) {
231 ctrl->tCK = TCK_933MHZ;
232 ctrl->base_freq = 133;
233 } else if (ctrl->tCK <= TCK_900MHZ) {
234 ctrl->tCK = TCK_900MHZ;
235 ctrl->base_freq = 100;
236 } else if (ctrl->tCK <= TCK_800MHZ) {
237 ctrl->tCK = TCK_800MHZ;
238 ctrl->base_freq = 133;
239 } else if (ctrl->tCK <= TCK_700MHZ) {
240 ctrl->tCK = TCK_700MHZ;
241 ctrl->base_freq = 100;
242 } else if (ctrl->tCK <= TCK_666MHZ) {
243 ctrl->tCK = TCK_666MHZ;
244 ctrl->base_freq = 133;
245 } else if (ctrl->tCK <= TCK_533MHZ) {
246 ctrl->tCK = TCK_533MHZ;
247 ctrl->base_freq = 133;
248 } else if (ctrl->tCK <= TCK_400MHZ) {
249 ctrl->tCK = TCK_400MHZ;
250 ctrl->base_freq = 133;
251 } else {
252 ctrl->tCK = 0;
253 return;
254 }
255
256 if (!ref_100mhz_support && ctrl->base_freq == 100) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100257 /* Skip unsupported frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200258 ctrl->tCK++;
Angel Ponsefbed262020-03-23 23:18:03 +0100259 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200260 }
261}
262
Angel Ponsfc930242020-03-24 11:12:09 +0100263#define DEFAULT_TCK TCK_800MHZ
264
265static unsigned int get_mem_min_tck(void)
266{
267 u32 reg32;
268 u8 rev;
269 const struct northbridge_intel_sandybridge_config *cfg = NULL;
270
271 /* Actually, config of MCH or Host Bridge */
272 cfg = config_of_soc();
273
274 /* If non-zero, it was set in the devicetree */
275 if (cfg->max_mem_clock_mhz) {
276
277 if (cfg->max_mem_clock_mhz >= 1066)
278 return TCK_1066MHZ;
279
280 else if (cfg->max_mem_clock_mhz >= 933)
281 return TCK_933MHZ;
282
283 else if (cfg->max_mem_clock_mhz >= 800)
284 return TCK_800MHZ;
285
286 else if (cfg->max_mem_clock_mhz >= 666)
287 return TCK_666MHZ;
288
289 else if (cfg->max_mem_clock_mhz >= 533)
290 return TCK_533MHZ;
291
292 else
293 return TCK_400MHZ;
294 }
295
296 if (CONFIG(NATIVE_RAMINIT_IGNORE_MAX_MEM_FUSES))
297 return TCK_1333MHZ;
298
299 rev = pci_read_config8(HOST_BRIDGE, PCI_DEVICE_ID);
300
301 if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
302 /* Read Capabilities A Register DMFC bits */
303 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A);
304 reg32 &= 0x7;
305
306 switch (reg32) {
307 case 7: return TCK_533MHZ;
308 case 6: return TCK_666MHZ;
309 case 5: return TCK_800MHZ;
310 /* Reserved */
311 default:
312 break;
313 }
314 } else {
315 /* Read Capabilities B Register DMFC bits */
316 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_B);
317 reg32 = (reg32 >> 4) & 0x7;
318
319 switch (reg32) {
320 case 7: return TCK_533MHZ;
321 case 6: return TCK_666MHZ;
322 case 5: return TCK_800MHZ;
323 case 4: return TCK_933MHZ;
324 case 3: return TCK_1066MHZ;
325 case 2: return TCK_1200MHZ;
326 case 1: return TCK_1333MHZ;
327 /* Reserved */
328 default:
329 break;
330 }
331 }
332 return DEFAULT_TCK;
333}
334
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200335static void find_cas_tck(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100336{
337 u8 val;
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200338 u32 reg32;
339 u8 ref_100mhz_support;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100340
Angel Pons7c49cb82020-03-16 23:17:32 +0100341 /* 100 MHz reference clock supported */
342 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_B);
Angel Pons29f391ec2020-03-23 22:51:05 +0100343 ref_100mhz_support = (reg32 >> 21) & 0x7;
Angel Pons7c49cb82020-03-16 23:17:32 +0100344 printk(BIOS_DEBUG, "100MHz reference clock support: %s\n", ref_100mhz_support ? "yes"
345 : "no");
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200346
Angel Pons29f391ec2020-03-23 22:51:05 +0100347 printk(BIOS_DEBUG, "PLL_REF100_CFG value: 0x%x\n", ref_100mhz_support);
348
Angel Ponsfc930242020-03-24 11:12:09 +0100349 ctrl->tCK = get_mem_min_tck();
350
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200351 /* Find CAS latency */
352 while (1) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100353 /*
354 * Normalising tCK before computing clock could potentially
355 * result in a lower selected CAS, which is desired.
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200356 */
Angel Ponsefbed262020-03-23 23:18:03 +0100357 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200358 if (!(ctrl->tCK))
359 die("Couldn't find compatible clock / CAS settings\n");
Angel Pons7c49cb82020-03-16 23:17:32 +0100360
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200361 val = DIV_ROUND_UP(ctrl->tAA, ctrl->tCK);
362 printk(BIOS_DEBUG, "Trying CAS %u, tCK %u.\n", val, ctrl->tCK);
363 for (; val <= MAX_CAS; val++)
364 if ((ctrl->cas_supported >> (val - MIN_CAS)) & 1)
365 break;
Angel Pons7c49cb82020-03-16 23:17:32 +0100366
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200367 if (val == (MAX_CAS + 1)) {
368 ctrl->tCK++;
369 continue;
370 } else {
371 printk(BIOS_DEBUG, "Found compatible clock, CAS pair.\n");
372 break;
373 }
374 }
375
Angel Pons48409b82020-03-23 22:19:29 +0100376 /* Frequency multiplier */
Angel Ponsa6c8b4b2020-03-23 22:38:08 +0100377 ctrl->FRQ = get_FRQ(ctrl);
Angel Pons48409b82020-03-23 22:19:29 +0100378
Angel Pons7c49cb82020-03-16 23:17:32 +0100379 printk(BIOS_DEBUG, "Selected DRAM frequency: %u MHz\n", NS2MHZ_DIV256 / ctrl->tCK);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200380 printk(BIOS_DEBUG, "Selected CAS latency : %uT\n", val);
381 ctrl->CAS = val;
382}
383
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200384static void dram_timing(ramctr_timing *ctrl)
385{
Angel Pons7c49cb82020-03-16 23:17:32 +0100386 /*
Angel Ponsefbed262020-03-23 23:18:03 +0100387 * On Sandy Bridge, the maximum supported DDR3 frequency is 1066MHz (DDR3 2133).
388 * Cap it for faster DIMMs, and align it to the closest JEDEC standard frequency.
389 */
390 /*
Angel Pons7c49cb82020-03-16 23:17:32 +0100391 * On Ivy Bridge, the maximum supported DDR3 frequency is 1400MHz (DDR3 2800).
392 * Cap it at 1200MHz (DDR3 2400), and align it to the closest JEDEC standard frequency.
393 */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200394 if (ctrl->tCK == TCK_1200MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100395 ctrl->edge_offset[0] = 18; //XXX: guessed
396 ctrl->edge_offset[1] = 8;
397 ctrl->edge_offset[2] = 8;
398 ctrl->timC_offset[0] = 20; //XXX: guessed
399 ctrl->timC_offset[1] = 8;
400 ctrl->timC_offset[2] = 8;
Angel Pons88521882020-01-05 20:21:20 +0100401 ctrl->pi_coding_threshold = 10;
Angel Pons7c49cb82020-03-16 23:17:32 +0100402
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200403 } else if (ctrl->tCK == TCK_1100MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100404 ctrl->edge_offset[0] = 17; //XXX: guessed
405 ctrl->edge_offset[1] = 7;
406 ctrl->edge_offset[2] = 7;
407 ctrl->timC_offset[0] = 19; //XXX: guessed
408 ctrl->timC_offset[1] = 7;
409 ctrl->timC_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100410 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100411
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200412 } else if (ctrl->tCK == TCK_1066MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100413 ctrl->edge_offset[0] = 16;
414 ctrl->edge_offset[1] = 7;
415 ctrl->edge_offset[2] = 7;
416 ctrl->timC_offset[0] = 18;
417 ctrl->timC_offset[1] = 7;
418 ctrl->timC_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100419 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100420
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200421 } else if (ctrl->tCK == TCK_1000MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100422 ctrl->edge_offset[0] = 15; //XXX: guessed
423 ctrl->edge_offset[1] = 6;
424 ctrl->edge_offset[2] = 6;
425 ctrl->timC_offset[0] = 17; //XXX: guessed
426 ctrl->timC_offset[1] = 6;
427 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100428 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100429
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200430 } else if (ctrl->tCK == TCK_933MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100431 ctrl->edge_offset[0] = 14;
432 ctrl->edge_offset[1] = 6;
433 ctrl->edge_offset[2] = 6;
434 ctrl->timC_offset[0] = 15;
435 ctrl->timC_offset[1] = 6;
436 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100437 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100438
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200439 } else if (ctrl->tCK == TCK_900MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100440 ctrl->edge_offset[0] = 14; //XXX: guessed
441 ctrl->edge_offset[1] = 6;
442 ctrl->edge_offset[2] = 6;
443 ctrl->timC_offset[0] = 15; //XXX: guessed
444 ctrl->timC_offset[1] = 6;
445 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100446 ctrl->pi_coding_threshold = 12;
Angel Pons7c49cb82020-03-16 23:17:32 +0100447
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200448 } else if (ctrl->tCK == TCK_800MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100449 ctrl->edge_offset[0] = 13;
450 ctrl->edge_offset[1] = 5;
451 ctrl->edge_offset[2] = 5;
452 ctrl->timC_offset[0] = 14;
453 ctrl->timC_offset[1] = 5;
454 ctrl->timC_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100455 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100456
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200457 } else if (ctrl->tCK == TCK_700MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100458 ctrl->edge_offset[0] = 13; //XXX: guessed
459 ctrl->edge_offset[1] = 5;
460 ctrl->edge_offset[2] = 5;
461 ctrl->timC_offset[0] = 14; //XXX: guessed
462 ctrl->timC_offset[1] = 5;
463 ctrl->timC_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100464 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100465
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200466 } else if (ctrl->tCK == TCK_666MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100467 ctrl->edge_offset[0] = 10;
468 ctrl->edge_offset[1] = 4;
469 ctrl->edge_offset[2] = 4;
470 ctrl->timC_offset[0] = 11;
471 ctrl->timC_offset[1] = 4;
472 ctrl->timC_offset[2] = 4;
Angel Pons88521882020-01-05 20:21:20 +0100473 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100474
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200475 } else if (ctrl->tCK == TCK_533MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100476 ctrl->edge_offset[0] = 8;
477 ctrl->edge_offset[1] = 3;
478 ctrl->edge_offset[2] = 3;
479 ctrl->timC_offset[0] = 9;
480 ctrl->timC_offset[1] = 3;
481 ctrl->timC_offset[2] = 3;
Angel Pons88521882020-01-05 20:21:20 +0100482 ctrl->pi_coding_threshold = 17;
Angel Pons7c49cb82020-03-16 23:17:32 +0100483
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200484 } else { /* TCK_400MHZ */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100485 ctrl->edge_offset[0] = 6;
486 ctrl->edge_offset[1] = 2;
487 ctrl->edge_offset[2] = 2;
488 ctrl->timC_offset[0] = 6;
489 ctrl->timC_offset[1] = 2;
490 ctrl->timC_offset[2] = 2;
Angel Pons88521882020-01-05 20:21:20 +0100491 ctrl->pi_coding_threshold = 17;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100492 }
493
494 /* Initial phase between CLK/CMD pins */
Angel Pons88521882020-01-05 20:21:20 +0100495 ctrl->pi_code_offset = (256000 / ctrl->tCK) / 66;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100496
497 /* DLL_CONFIG_MDLL_W_TIMER */
Angel Pons88521882020-01-05 20:21:20 +0100498 ctrl->mdll_wake_delay = (128000 / ctrl->tCK) + 3;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100499
Dan Elkoubydabebc32018-04-13 18:47:10 +0300500 if (ctrl->tCWL)
501 ctrl->CWL = DIV_ROUND_UP(ctrl->tCWL, ctrl->tCK);
502 else
503 ctrl->CWL = get_CWL(ctrl->tCK);
Angel Pons7c49cb82020-03-16 23:17:32 +0100504
Patrick Rudolph305035c2016-11-11 18:38:50 +0100505 printk(BIOS_DEBUG, "Selected CWL latency : %uT\n", ctrl->CWL);
506
507 /* Find tRCD */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100508 ctrl->tRCD = DIV_ROUND_UP(ctrl->tRCD, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100509 printk(BIOS_DEBUG, "Selected tRCD : %uT\n", ctrl->tRCD);
510
Angel Pons7c49cb82020-03-16 23:17:32 +0100511 ctrl->tRP = DIV_ROUND_UP(ctrl->tRP, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100512 printk(BIOS_DEBUG, "Selected tRP : %uT\n", ctrl->tRP);
513
514 /* Find tRAS */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100515 ctrl->tRAS = DIV_ROUND_UP(ctrl->tRAS, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100516 printk(BIOS_DEBUG, "Selected tRAS : %uT\n", ctrl->tRAS);
517
518 /* Find tWR */
Angel Pons7c49cb82020-03-16 23:17:32 +0100519 ctrl->tWR = DIV_ROUND_UP(ctrl->tWR, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100520 printk(BIOS_DEBUG, "Selected tWR : %uT\n", ctrl->tWR);
521
522 /* Find tFAW */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100523 ctrl->tFAW = DIV_ROUND_UP(ctrl->tFAW, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100524 printk(BIOS_DEBUG, "Selected tFAW : %uT\n", ctrl->tFAW);
525
526 /* Find tRRD */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100527 ctrl->tRRD = DIV_ROUND_UP(ctrl->tRRD, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100528 printk(BIOS_DEBUG, "Selected tRRD : %uT\n", ctrl->tRRD);
529
530 /* Find tRTP */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100531 ctrl->tRTP = DIV_ROUND_UP(ctrl->tRTP, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100532 printk(BIOS_DEBUG, "Selected tRTP : %uT\n", ctrl->tRTP);
533
534 /* Find tWTR */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100535 ctrl->tWTR = DIV_ROUND_UP(ctrl->tWTR, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100536 printk(BIOS_DEBUG, "Selected tWTR : %uT\n", ctrl->tWTR);
537
538 /* Refresh-to-Active or Refresh-to-Refresh (tRFC) */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100539 ctrl->tRFC = DIV_ROUND_UP(ctrl->tRFC, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100540 printk(BIOS_DEBUG, "Selected tRFC : %uT\n", ctrl->tRFC);
541
Angel Pons48409b82020-03-23 22:19:29 +0100542 ctrl->tREFI = get_REFI(ctrl->FRQ, ctrl->base_freq);
543 ctrl->tMOD = get_MOD(ctrl->FRQ, ctrl->base_freq);
544 ctrl->tXSOffset = get_XSOffset(ctrl->FRQ, ctrl->base_freq);
545 ctrl->tWLO = get_WLO(ctrl->FRQ, ctrl->base_freq);
546 ctrl->tCKE = get_CKE(ctrl->FRQ, ctrl->base_freq);
547 ctrl->tXPDLL = get_XPDLL(ctrl->FRQ, ctrl->base_freq);
548 ctrl->tXP = get_XP(ctrl->FRQ, ctrl->base_freq);
549 ctrl->tAONPD = get_AONPD(ctrl->FRQ, ctrl->base_freq);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100550}
551
Angel Pons88521882020-01-05 20:21:20 +0100552static void dram_freq(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100553{
554 if (ctrl->tCK > TCK_400MHZ) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100555 printk(BIOS_ERR,
556 "DRAM frequency is under lowest supported frequency (400 MHz). "
557 "Increasing to 400 MHz as last resort");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100558 ctrl->tCK = TCK_400MHZ;
559 }
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100560
Patrick Rudolph305035c2016-11-11 18:38:50 +0100561 while (1) {
562 u8 val2;
563 u32 reg1 = 0;
564
565 /* Step 1 - Set target PCU frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200566 find_cas_tck(ctrl);
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100567
Angel Pons7c49cb82020-03-16 23:17:32 +0100568 /*
569 * The PLL will never lock if the required frequency is already set.
570 * Exit early to prevent a system hang.
Patrick Rudolph305035c2016-11-11 18:38:50 +0100571 */
572 reg1 = MCHBAR32(MC_BIOS_DATA);
573 val2 = (u8) reg1;
574 if (val2)
575 return;
576
577 /* Step 2 - Select frequency in the MCU */
Angel Pons48409b82020-03-23 22:19:29 +0100578 reg1 = ctrl->FRQ;
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100579 if (ctrl->base_freq == 100)
Angel Pons7c49cb82020-03-16 23:17:32 +0100580 reg1 |= 0x100; /* Enable 100Mhz REF clock */
581
582 reg1 |= 0x80000000; /* set running bit */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100583 MCHBAR32(MC_BIOS_REQ) = reg1;
Angel Pons7c49cb82020-03-16 23:17:32 +0100584 int i = 0;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100585 printk(BIOS_DEBUG, "PLL busy... ");
586 while (reg1 & 0x80000000) {
587 udelay(10);
588 i++;
589 reg1 = MCHBAR32(MC_BIOS_REQ);
590 }
591 printk(BIOS_DEBUG, "done in %d us\n", i * 10);
592
593 /* Step 3 - Verify lock frequency */
594 reg1 = MCHBAR32(MC_BIOS_DATA);
595 val2 = (u8) reg1;
Angel Pons48409b82020-03-23 22:19:29 +0100596 if (val2 >= ctrl->FRQ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100597 printk(BIOS_DEBUG, "MCU frequency is set at : %d MHz\n",
598 (1000 << 8) / ctrl->tCK);
599 return;
600 }
601 printk(BIOS_DEBUG, "PLL didn't lock. Retrying at lower frequency\n");
602 ctrl->tCK++;
603 }
604}
605
Angel Pons88521882020-01-05 20:21:20 +0100606static void dram_ioregs(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100607{
Patrick Rudolph305035c2016-11-11 18:38:50 +0100608 int channel;
609
Angel Pons7c49cb82020-03-16 23:17:32 +0100610 /* IO clock */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100611 FOR_ALL_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +0100612 MCHBAR32(GDCRCLKRANKSUSED_ch(channel)) = ctrl->rankmap[channel];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100613 }
614
Angel Pons7c49cb82020-03-16 23:17:32 +0100615 /* IO command */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100616 FOR_ALL_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +0100617 MCHBAR32(GDCRCTLRANKSUSED_ch(channel)) = ctrl->rankmap[channel];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100618 }
619
Angel Pons7c49cb82020-03-16 23:17:32 +0100620 /* IO control */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100621 FOR_ALL_POPULATED_CHANNELS {
622 program_timings(ctrl, channel);
623 }
624
Angel Pons7c49cb82020-03-16 23:17:32 +0100625 /* Perform RCOMP */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100626 printram("RCOMP...");
Angel Pons7c49cb82020-03-16 23:17:32 +0100627 while (!(MCHBAR32(RCOMP_TIMER) & (1 << 16)))
628 ;
629
Patrick Rudolph305035c2016-11-11 18:38:50 +0100630 printram("done\n");
631
Angel Pons7c49cb82020-03-16 23:17:32 +0100632 /* Set COMP2 */
Angel Pons2921cbf2020-11-19 16:41:40 +0100633 MCHBAR32(CRCOMPOFST2) = get_COMP2(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100634 printram("COMP2 done\n");
635
Angel Pons7c49cb82020-03-16 23:17:32 +0100636 /* Set COMP1 */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100637 FOR_ALL_POPULATED_CHANNELS {
Angel Pons4f86d632020-11-19 17:18:46 +0100638 MCHBAR32(CRCOMPOFST1_ch(channel)) = get_COMP1(ctrl, channel);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100639 }
640 printram("COMP1 done\n");
641
642 printram("FORCE RCOMP and wait 20us...");
Angel Pons7c49cb82020-03-16 23:17:32 +0100643 MCHBAR32(M_COMP) |= (1 << 8);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100644 udelay(20);
645 printram("done\n");
646}
647
Angel Ponsefbed262020-03-23 23:18:03 +0100648int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, int s3resume, int me_uma_size)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100649{
650 int err;
651
Angel Ponsefbed262020-03-23 23:18:03 +0100652 printk(BIOS_DEBUG, "Starting %s Bridge RAM training (%s).\n",
653 IS_SANDY_CPU(ctrl->cpu) ? "Sandy" : "Ivy",
654 fast_boot ? "fast boot" : "full initialization");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100655
656 if (!fast_boot) {
657 /* Find fastest common supported parameters */
658 dram_find_common_params(ctrl);
659
660 dram_dimm_mapping(ctrl);
661 }
662
Angel Pons7c49cb82020-03-16 23:17:32 +0100663 /* Set MC frequency */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100664 dram_freq(ctrl);
665
666 if (!fast_boot) {
667 /* Calculate timings */
668 dram_timing(ctrl);
669 }
670
671 /* Set version register */
Angel Pons7c49cb82020-03-16 23:17:32 +0100672 MCHBAR32(MRC_REVISION) = 0xc04eb002;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100673
674 /* Enable crossover */
675 dram_xover(ctrl);
676
677 /* Set timing and refresh registers */
678 dram_timing_regs(ctrl);
679
680 /* Power mode preset */
Angel Pons88521882020-01-05 20:21:20 +0100681 MCHBAR32(PM_THML_STAT) = 0x5500;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100682
Angel Pons88521882020-01-05 20:21:20 +0100683 /* Set scheduler chicken bits */
684 MCHBAR32(SCHED_CBIT) = 0x10100005;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100685
Angel Pons7c49cb82020-03-16 23:17:32 +0100686 /* Set up watermarks and starvation counter */
Angel Pons89ae6b82020-03-21 13:23:32 +0100687 set_wmm_behavior(ctrl->cpu);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100688
689 /* Clear IO reset bit */
Angel Pons7c49cb82020-03-16 23:17:32 +0100690 MCHBAR32(MC_INIT_STATE_G) &= ~(1 << 5);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100691
692 /* Set MAD-DIMM registers */
Patrick Rudolphdd662872017-10-28 18:20:11 +0200693 dram_dimm_set_mapping(ctrl, 1);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100694 printk(BIOS_DEBUG, "Done dimm mapping\n");
695
696 /* Zone config */
697 dram_zones(ctrl, 1);
698
699 /* Set memory map */
700 dram_memorymap(ctrl, me_uma_size);
701 printk(BIOS_DEBUG, "Done memory map\n");
702
703 /* Set IO registers */
704 dram_ioregs(ctrl);
705 printk(BIOS_DEBUG, "Done io registers\n");
706
707 udelay(1);
708
709 if (fast_boot) {
710 restore_timings(ctrl);
711 } else {
Angel Pons7c49cb82020-03-16 23:17:32 +0100712 /* Do JEDEC DDR3 reset sequence */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100713 dram_jedecreset(ctrl);
714 printk(BIOS_DEBUG, "Done jedec reset\n");
715
716 /* MRS commands */
717 dram_mrscommands(ctrl);
718 printk(BIOS_DEBUG, "Done MRS commands\n");
719
720 /* Prepare for memory training */
721 prepare_training(ctrl);
722
Angel Pons7f5a97c2020-11-13 16:58:46 +0100723 err = receive_enable_calibration(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100724 if (err)
725 return err;
726
Angel Pons068c2592020-11-14 01:31:15 +0100727 err = read_mpr_training(ctrl);
728 if (err)
729 return err;
730
Patrick Rudolph305035c2016-11-11 18:38:50 +0100731 err = write_training(ctrl);
732 if (err)
733 return err;
734
735 printram("CP5a\n");
736
Patrick Rudolph305035c2016-11-11 18:38:50 +0100737 printram("CP5b\n");
738
739 err = command_training(ctrl);
740 if (err)
741 return err;
742
743 printram("CP5c\n");
744
Angel Pons08f749d2020-11-17 16:50:56 +0100745 err = aggressive_read_training(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100746 if (err)
747 return err;
748
Angel Pons2a7d7522020-11-19 12:49:07 +0100749 err = aggressive_write_training(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100750 if (err)
751 return err;
752
753 normalize_training(ctrl);
754 }
755
Angel Pons7c49cb82020-03-16 23:17:32 +0100756 set_read_write_timings(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100757
Angel Ponsefbed262020-03-23 23:18:03 +0100758 if (!s3resume) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100759 err = channel_test(ctrl);
760 if (err)
761 return err;
762 }
763
Patrick Rudolphdd662872017-10-28 18:20:11 +0200764 /* Set MAD-DIMM registers */
765 dram_dimm_set_mapping(ctrl, 0);
766
Patrick Rudolph305035c2016-11-11 18:38:50 +0100767 return 0;
768}