blob: d27914a18460af691625902616143fd15cc5708f [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Patrick Rudolph305035c2016-11-11 18:38:50 +01003
Angel Ponsa6c8b4b2020-03-23 22:38:08 +01004#include <commonlib/clamp.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01005#include <console/console.h>
6#include <console/usb.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01007#include <delay.h>
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +01008#include <device/pci_ops.h>
Patrick Rudolph305035c2016-11-11 18:38:50 +01009#include "raminit_native.h"
10#include "raminit_common.h"
Angel Pons825332d2020-03-21 19:31:53 +010011#include "raminit_tables.h"
Patrick Rudolph305035c2016-11-11 18:38:50 +010012
Angel Ponsefbed262020-03-23 23:18:03 +010013#define SNB_MIN_DCLK_133_MULT 3
14#define SNB_MAX_DCLK_133_MULT 8
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010015#define IVB_MIN_DCLK_133_MULT 3
16#define IVB_MAX_DCLK_133_MULT 10
17#define IVB_MIN_DCLK_100_MULT 7
18#define IVB_MAX_DCLK_100_MULT 12
Patrick Rudolph77eaba32016-11-11 18:55:54 +010019
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010020/* Frequency multiplier */
21static u32 get_FRQ(const ramctr_timing *ctrl)
22{
23 const u32 FRQ = 256000 / (ctrl->tCK * ctrl->base_freq);
24
25 if (IS_IVY_CPU(ctrl->cpu)) {
26 if (ctrl->base_freq == 100)
27 return clamp_u32(IVB_MIN_DCLK_100_MULT, FRQ, IVB_MAX_DCLK_100_MULT);
28
29 if (ctrl->base_freq == 133)
30 return clamp_u32(IVB_MIN_DCLK_133_MULT, FRQ, IVB_MAX_DCLK_133_MULT);
Angel Ponsefbed262020-03-23 23:18:03 +010031
32 } else if (IS_SANDY_CPU(ctrl->cpu)) {
33 if (ctrl->base_freq == 133)
34 return clamp_u32(SNB_MIN_DCLK_133_MULT, FRQ, SNB_MAX_DCLK_133_MULT);
Patrick Rudolph77eaba32016-11-11 18:55:54 +010035 }
36
Angel Ponsa6c8b4b2020-03-23 22:38:08 +010037 die("Unsupported CPU or base frequency.");
Patrick Rudolph305035c2016-11-11 18:38:50 +010038}
39
Angel Ponsdf09bdb2020-03-21 16:40:41 +010040/* Get REFI based on frequency index, tREFI = 7.8usec */
41static u32 get_REFI(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010042{
Angel Pons825332d2020-03-21 19:31:53 +010043 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010044 return frq_refi_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010045
Angel Pons825332d2020-03-21 19:31:53 +010046 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010047 return frq_refi_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010048}
49
Angel Ponsdf09bdb2020-03-21 16:40:41 +010050/* Get XSOffset based on frequency index, tXS-Offset: tXS = tRFC + 10ns */
51static u8 get_XSOffset(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010052{
Angel Pons825332d2020-03-21 19:31:53 +010053 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010054 return frq_xs_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010055
Angel Pons825332d2020-03-21 19:31:53 +010056 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010057 return frq_xs_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010058}
59
Angel Ponsdf09bdb2020-03-21 16:40:41 +010060/* Get MOD based on frequency index */
61static u8 get_MOD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010062{
Angel Pons825332d2020-03-21 19:31:53 +010063 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010064 return frq_mod_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010065
Angel Pons825332d2020-03-21 19:31:53 +010066 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010067 return frq_mod_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010068}
69
Angel Ponsdf09bdb2020-03-21 16:40:41 +010070/* Get Write Leveling Output delay based on frequency index */
71static u8 get_WLO(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010072{
Angel Pons825332d2020-03-21 19:31:53 +010073 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010074 return frq_wlo_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010075
Angel Pons825332d2020-03-21 19:31:53 +010076 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010077 return frq_wlo_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010078}
79
Angel Ponsdf09bdb2020-03-21 16:40:41 +010080/* Get CKE based on frequency index */
81static u8 get_CKE(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010082{
Angel Pons825332d2020-03-21 19:31:53 +010083 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010084 return frq_cke_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010085
Angel Pons825332d2020-03-21 19:31:53 +010086 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010087 return frq_cke_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010088}
89
Angel Ponsdf09bdb2020-03-21 16:40:41 +010090/* Get XPDLL based on frequency index */
91static u8 get_XPDLL(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +010092{
Angel Pons825332d2020-03-21 19:31:53 +010093 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +010094 return frq_xpdll_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +010095
Angel Pons825332d2020-03-21 19:31:53 +010096 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +010097 return frq_xpdll_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +010098}
99
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100100/* Get XP based on frequency index */
101static u8 get_XP(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100102{
Angel Pons825332d2020-03-21 19:31:53 +0100103 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100104 return frq_xp_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100105
Angel Pons825332d2020-03-21 19:31:53 +0100106 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100107 return frq_xp_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100108}
109
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100110/* Get AONPD based on frequency index */
111static u8 get_AONPD(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100112{
Angel Pons825332d2020-03-21 19:31:53 +0100113 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100114 return frq_aonpd_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100115
Angel Pons825332d2020-03-21 19:31:53 +0100116 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100117 return frq_aonpd_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100118}
119
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100120/* Get COMP2 based on frequency index */
121static u32 get_COMP2(u32 FRQ, u8 base_freq)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100122{
Angel Pons825332d2020-03-21 19:31:53 +0100123 if (base_freq == 100)
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100124 return frq_comp2_map[1][FRQ - 7];
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100125
Angel Pons825332d2020-03-21 19:31:53 +0100126 else
Angel Ponsdf09bdb2020-03-21 16:40:41 +0100127 return frq_comp2_map[0][FRQ - 3];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100128}
129
Angel Ponsefbed262020-03-23 23:18:03 +0100130static void normalize_tclk(ramctr_timing *ctrl, bool ref_100mhz_support)
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200131{
132 if (ctrl->tCK <= TCK_1200MHZ) {
133 ctrl->tCK = TCK_1200MHZ;
134 ctrl->base_freq = 100;
135 } else if (ctrl->tCK <= TCK_1100MHZ) {
136 ctrl->tCK = TCK_1100MHZ;
137 ctrl->base_freq = 100;
138 } else if (ctrl->tCK <= TCK_1066MHZ) {
139 ctrl->tCK = TCK_1066MHZ;
140 ctrl->base_freq = 133;
141 } else if (ctrl->tCK <= TCK_1000MHZ) {
142 ctrl->tCK = TCK_1000MHZ;
143 ctrl->base_freq = 100;
144 } else if (ctrl->tCK <= TCK_933MHZ) {
145 ctrl->tCK = TCK_933MHZ;
146 ctrl->base_freq = 133;
147 } else if (ctrl->tCK <= TCK_900MHZ) {
148 ctrl->tCK = TCK_900MHZ;
149 ctrl->base_freq = 100;
150 } else if (ctrl->tCK <= TCK_800MHZ) {
151 ctrl->tCK = TCK_800MHZ;
152 ctrl->base_freq = 133;
153 } else if (ctrl->tCK <= TCK_700MHZ) {
154 ctrl->tCK = TCK_700MHZ;
155 ctrl->base_freq = 100;
156 } else if (ctrl->tCK <= TCK_666MHZ) {
157 ctrl->tCK = TCK_666MHZ;
158 ctrl->base_freq = 133;
159 } else if (ctrl->tCK <= TCK_533MHZ) {
160 ctrl->tCK = TCK_533MHZ;
161 ctrl->base_freq = 133;
162 } else if (ctrl->tCK <= TCK_400MHZ) {
163 ctrl->tCK = TCK_400MHZ;
164 ctrl->base_freq = 133;
165 } else {
166 ctrl->tCK = 0;
167 return;
168 }
169
170 if (!ref_100mhz_support && ctrl->base_freq == 100) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100171 /* Skip unsupported frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200172 ctrl->tCK++;
Angel Ponsefbed262020-03-23 23:18:03 +0100173 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200174 }
175}
176
177static void find_cas_tck(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100178{
179 u8 val;
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200180 u32 reg32;
181 u8 ref_100mhz_support;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100182
Angel Pons7c49cb82020-03-16 23:17:32 +0100183 /* 100 MHz reference clock supported */
184 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_B);
Angel Pons29f391ec2020-03-23 22:51:05 +0100185 ref_100mhz_support = (reg32 >> 21) & 0x7;
Angel Pons7c49cb82020-03-16 23:17:32 +0100186 printk(BIOS_DEBUG, "100MHz reference clock support: %s\n", ref_100mhz_support ? "yes"
187 : "no");
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200188
Angel Pons29f391ec2020-03-23 22:51:05 +0100189 printk(BIOS_DEBUG, "PLL_REF100_CFG value: 0x%x\n", ref_100mhz_support);
190
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200191 /* Find CAS latency */
192 while (1) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100193 /*
194 * Normalising tCK before computing clock could potentially
195 * result in a lower selected CAS, which is desired.
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200196 */
Angel Ponsefbed262020-03-23 23:18:03 +0100197 normalize_tclk(ctrl, ref_100mhz_support);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200198 if (!(ctrl->tCK))
199 die("Couldn't find compatible clock / CAS settings\n");
Angel Pons7c49cb82020-03-16 23:17:32 +0100200
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200201 val = DIV_ROUND_UP(ctrl->tAA, ctrl->tCK);
202 printk(BIOS_DEBUG, "Trying CAS %u, tCK %u.\n", val, ctrl->tCK);
203 for (; val <= MAX_CAS; val++)
204 if ((ctrl->cas_supported >> (val - MIN_CAS)) & 1)
205 break;
Angel Pons7c49cb82020-03-16 23:17:32 +0100206
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200207 if (val == (MAX_CAS + 1)) {
208 ctrl->tCK++;
209 continue;
210 } else {
211 printk(BIOS_DEBUG, "Found compatible clock, CAS pair.\n");
212 break;
213 }
214 }
215
Angel Pons48409b82020-03-23 22:19:29 +0100216 /* Frequency multiplier */
Angel Ponsa6c8b4b2020-03-23 22:38:08 +0100217 ctrl->FRQ = get_FRQ(ctrl);
Angel Pons48409b82020-03-23 22:19:29 +0100218
Angel Pons7c49cb82020-03-16 23:17:32 +0100219 printk(BIOS_DEBUG, "Selected DRAM frequency: %u MHz\n", NS2MHZ_DIV256 / ctrl->tCK);
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200220 printk(BIOS_DEBUG, "Selected CAS latency : %uT\n", val);
221 ctrl->CAS = val;
222}
223
224
225static void dram_timing(ramctr_timing *ctrl)
226{
Angel Pons7c49cb82020-03-16 23:17:32 +0100227 /*
Angel Ponsefbed262020-03-23 23:18:03 +0100228 * On Sandy Bridge, the maximum supported DDR3 frequency is 1066MHz (DDR3 2133).
229 * Cap it for faster DIMMs, and align it to the closest JEDEC standard frequency.
230 */
231 /*
Angel Pons7c49cb82020-03-16 23:17:32 +0100232 * On Ivy Bridge, the maximum supported DDR3 frequency is 1400MHz (DDR3 2800).
233 * Cap it at 1200MHz (DDR3 2400), and align it to the closest JEDEC standard frequency.
234 */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200235 if (ctrl->tCK == TCK_1200MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100236 ctrl->edge_offset[0] = 18; //XXX: guessed
237 ctrl->edge_offset[1] = 8;
238 ctrl->edge_offset[2] = 8;
239 ctrl->timC_offset[0] = 20; //XXX: guessed
240 ctrl->timC_offset[1] = 8;
241 ctrl->timC_offset[2] = 8;
Angel Pons88521882020-01-05 20:21:20 +0100242 ctrl->pi_coding_threshold = 10;
Angel Pons7c49cb82020-03-16 23:17:32 +0100243
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200244 } else if (ctrl->tCK == TCK_1100MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100245 ctrl->edge_offset[0] = 17; //XXX: guessed
246 ctrl->edge_offset[1] = 7;
247 ctrl->edge_offset[2] = 7;
248 ctrl->timC_offset[0] = 19; //XXX: guessed
249 ctrl->timC_offset[1] = 7;
250 ctrl->timC_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100251 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100252
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200253 } else if (ctrl->tCK == TCK_1066MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100254 ctrl->edge_offset[0] = 16;
255 ctrl->edge_offset[1] = 7;
256 ctrl->edge_offset[2] = 7;
257 ctrl->timC_offset[0] = 18;
258 ctrl->timC_offset[1] = 7;
259 ctrl->timC_offset[2] = 7;
Angel Pons88521882020-01-05 20:21:20 +0100260 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100261
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200262 } else if (ctrl->tCK == TCK_1000MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100263 ctrl->edge_offset[0] = 15; //XXX: guessed
264 ctrl->edge_offset[1] = 6;
265 ctrl->edge_offset[2] = 6;
266 ctrl->timC_offset[0] = 17; //XXX: guessed
267 ctrl->timC_offset[1] = 6;
268 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100269 ctrl->pi_coding_threshold = 13;
Angel Pons7c49cb82020-03-16 23:17:32 +0100270
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200271 } else if (ctrl->tCK == TCK_933MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100272 ctrl->edge_offset[0] = 14;
273 ctrl->edge_offset[1] = 6;
274 ctrl->edge_offset[2] = 6;
275 ctrl->timC_offset[0] = 15;
276 ctrl->timC_offset[1] = 6;
277 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100278 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100279
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200280 } else if (ctrl->tCK == TCK_900MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100281 ctrl->edge_offset[0] = 14; //XXX: guessed
282 ctrl->edge_offset[1] = 6;
283 ctrl->edge_offset[2] = 6;
284 ctrl->timC_offset[0] = 15; //XXX: guessed
285 ctrl->timC_offset[1] = 6;
286 ctrl->timC_offset[2] = 6;
Angel Pons88521882020-01-05 20:21:20 +0100287 ctrl->pi_coding_threshold = 12;
Angel Pons7c49cb82020-03-16 23:17:32 +0100288
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200289 } else if (ctrl->tCK == TCK_800MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100290 ctrl->edge_offset[0] = 13;
291 ctrl->edge_offset[1] = 5;
292 ctrl->edge_offset[2] = 5;
293 ctrl->timC_offset[0] = 14;
294 ctrl->timC_offset[1] = 5;
295 ctrl->timC_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100296 ctrl->pi_coding_threshold = 15;
Angel Pons7c49cb82020-03-16 23:17:32 +0100297
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200298 } else if (ctrl->tCK == TCK_700MHZ) {
Patrick Rudolphcb7d6a12016-11-25 15:40:49 +0100299 ctrl->edge_offset[0] = 13; //XXX: guessed
300 ctrl->edge_offset[1] = 5;
301 ctrl->edge_offset[2] = 5;
302 ctrl->timC_offset[0] = 14; //XXX: guessed
303 ctrl->timC_offset[1] = 5;
304 ctrl->timC_offset[2] = 5;
Angel Pons88521882020-01-05 20:21:20 +0100305 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100306
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200307 } else if (ctrl->tCK == TCK_666MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100308 ctrl->edge_offset[0] = 10;
309 ctrl->edge_offset[1] = 4;
310 ctrl->edge_offset[2] = 4;
311 ctrl->timC_offset[0] = 11;
312 ctrl->timC_offset[1] = 4;
313 ctrl->timC_offset[2] = 4;
Angel Pons88521882020-01-05 20:21:20 +0100314 ctrl->pi_coding_threshold = 16;
Angel Pons7c49cb82020-03-16 23:17:32 +0100315
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200316 } else if (ctrl->tCK == TCK_533MHZ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100317 ctrl->edge_offset[0] = 8;
318 ctrl->edge_offset[1] = 3;
319 ctrl->edge_offset[2] = 3;
320 ctrl->timC_offset[0] = 9;
321 ctrl->timC_offset[1] = 3;
322 ctrl->timC_offset[2] = 3;
Angel Pons88521882020-01-05 20:21:20 +0100323 ctrl->pi_coding_threshold = 17;
Angel Pons7c49cb82020-03-16 23:17:32 +0100324
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200325 } else { /* TCK_400MHZ */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100326 ctrl->edge_offset[0] = 6;
327 ctrl->edge_offset[1] = 2;
328 ctrl->edge_offset[2] = 2;
329 ctrl->timC_offset[0] = 6;
330 ctrl->timC_offset[1] = 2;
331 ctrl->timC_offset[2] = 2;
Angel Pons88521882020-01-05 20:21:20 +0100332 ctrl->pi_coding_threshold = 17;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100333 }
334
335 /* Initial phase between CLK/CMD pins */
Angel Pons88521882020-01-05 20:21:20 +0100336 ctrl->pi_code_offset = (256000 / ctrl->tCK) / 66;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100337
338 /* DLL_CONFIG_MDLL_W_TIMER */
Angel Pons88521882020-01-05 20:21:20 +0100339 ctrl->mdll_wake_delay = (128000 / ctrl->tCK) + 3;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100340
Dan Elkoubydabebc32018-04-13 18:47:10 +0300341 if (ctrl->tCWL)
342 ctrl->CWL = DIV_ROUND_UP(ctrl->tCWL, ctrl->tCK);
343 else
344 ctrl->CWL = get_CWL(ctrl->tCK);
Angel Pons7c49cb82020-03-16 23:17:32 +0100345
Patrick Rudolph305035c2016-11-11 18:38:50 +0100346 printk(BIOS_DEBUG, "Selected CWL latency : %uT\n", ctrl->CWL);
347
348 /* Find tRCD */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100349 ctrl->tRCD = DIV_ROUND_UP(ctrl->tRCD, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100350 printk(BIOS_DEBUG, "Selected tRCD : %uT\n", ctrl->tRCD);
351
Angel Pons7c49cb82020-03-16 23:17:32 +0100352 ctrl->tRP = DIV_ROUND_UP(ctrl->tRP, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100353 printk(BIOS_DEBUG, "Selected tRP : %uT\n", ctrl->tRP);
354
355 /* Find tRAS */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100356 ctrl->tRAS = DIV_ROUND_UP(ctrl->tRAS, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100357 printk(BIOS_DEBUG, "Selected tRAS : %uT\n", ctrl->tRAS);
358
359 /* Find tWR */
Angel Pons7c49cb82020-03-16 23:17:32 +0100360 ctrl->tWR = DIV_ROUND_UP(ctrl->tWR, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100361 printk(BIOS_DEBUG, "Selected tWR : %uT\n", ctrl->tWR);
362
363 /* Find tFAW */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100364 ctrl->tFAW = DIV_ROUND_UP(ctrl->tFAW, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100365 printk(BIOS_DEBUG, "Selected tFAW : %uT\n", ctrl->tFAW);
366
367 /* Find tRRD */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100368 ctrl->tRRD = DIV_ROUND_UP(ctrl->tRRD, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100369 printk(BIOS_DEBUG, "Selected tRRD : %uT\n", ctrl->tRRD);
370
371 /* Find tRTP */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100372 ctrl->tRTP = DIV_ROUND_UP(ctrl->tRTP, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100373 printk(BIOS_DEBUG, "Selected tRTP : %uT\n", ctrl->tRTP);
374
375 /* Find tWTR */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100376 ctrl->tWTR = DIV_ROUND_UP(ctrl->tWTR, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100377 printk(BIOS_DEBUG, "Selected tWTR : %uT\n", ctrl->tWTR);
378
379 /* Refresh-to-Active or Refresh-to-Refresh (tRFC) */
Arthur Heymans50db9c92017-03-23 18:53:38 +0100380 ctrl->tRFC = DIV_ROUND_UP(ctrl->tRFC, ctrl->tCK);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100381 printk(BIOS_DEBUG, "Selected tRFC : %uT\n", ctrl->tRFC);
382
Angel Pons48409b82020-03-23 22:19:29 +0100383 ctrl->tREFI = get_REFI(ctrl->FRQ, ctrl->base_freq);
384 ctrl->tMOD = get_MOD(ctrl->FRQ, ctrl->base_freq);
385 ctrl->tXSOffset = get_XSOffset(ctrl->FRQ, ctrl->base_freq);
386 ctrl->tWLO = get_WLO(ctrl->FRQ, ctrl->base_freq);
387 ctrl->tCKE = get_CKE(ctrl->FRQ, ctrl->base_freq);
388 ctrl->tXPDLL = get_XPDLL(ctrl->FRQ, ctrl->base_freq);
389 ctrl->tXP = get_XP(ctrl->FRQ, ctrl->base_freq);
390 ctrl->tAONPD = get_AONPD(ctrl->FRQ, ctrl->base_freq);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100391}
392
Angel Pons88521882020-01-05 20:21:20 +0100393static void dram_freq(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100394{
395 if (ctrl->tCK > TCK_400MHZ) {
Angel Pons7c49cb82020-03-16 23:17:32 +0100396 printk(BIOS_ERR,
397 "DRAM frequency is under lowest supported frequency (400 MHz). "
398 "Increasing to 400 MHz as last resort");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100399 ctrl->tCK = TCK_400MHZ;
400 }
Patrick Rudolph77eaba32016-11-11 18:55:54 +0100401
Patrick Rudolph305035c2016-11-11 18:38:50 +0100402 while (1) {
403 u8 val2;
404 u32 reg1 = 0;
405
406 /* Step 1 - Set target PCU frequency */
Arthur Heymans9ed74b52017-05-16 19:56:49 +0200407 find_cas_tck(ctrl);
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100408
Angel Pons7c49cb82020-03-16 23:17:32 +0100409 /*
410 * The PLL will never lock if the required frequency is already set.
411 * Exit early to prevent a system hang.
Patrick Rudolph305035c2016-11-11 18:38:50 +0100412 */
413 reg1 = MCHBAR32(MC_BIOS_DATA);
414 val2 = (u8) reg1;
415 if (val2)
416 return;
417
418 /* Step 2 - Select frequency in the MCU */
Angel Pons48409b82020-03-23 22:19:29 +0100419 reg1 = ctrl->FRQ;
Patrick Rudolphcab4d3d2016-11-24 19:40:23 +0100420 if (ctrl->base_freq == 100)
Angel Pons7c49cb82020-03-16 23:17:32 +0100421 reg1 |= 0x100; /* Enable 100Mhz REF clock */
422
423 reg1 |= 0x80000000; /* set running bit */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100424 MCHBAR32(MC_BIOS_REQ) = reg1;
Angel Pons7c49cb82020-03-16 23:17:32 +0100425 int i = 0;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100426 printk(BIOS_DEBUG, "PLL busy... ");
427 while (reg1 & 0x80000000) {
428 udelay(10);
429 i++;
430 reg1 = MCHBAR32(MC_BIOS_REQ);
431 }
432 printk(BIOS_DEBUG, "done in %d us\n", i * 10);
433
434 /* Step 3 - Verify lock frequency */
435 reg1 = MCHBAR32(MC_BIOS_DATA);
436 val2 = (u8) reg1;
Angel Pons48409b82020-03-23 22:19:29 +0100437 if (val2 >= ctrl->FRQ) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100438 printk(BIOS_DEBUG, "MCU frequency is set at : %d MHz\n",
439 (1000 << 8) / ctrl->tCK);
440 return;
441 }
442 printk(BIOS_DEBUG, "PLL didn't lock. Retrying at lower frequency\n");
443 ctrl->tCK++;
444 }
445}
446
Angel Pons88521882020-01-05 20:21:20 +0100447static void dram_ioregs(ramctr_timing *ctrl)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100448{
Angel Pons7c49cb82020-03-16 23:17:32 +0100449 u32 reg;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100450
451 int channel;
452
Angel Pons7c49cb82020-03-16 23:17:32 +0100453 /* IO clock */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100454 FOR_ALL_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +0100455 MCHBAR32(GDCRCLKRANKSUSED_ch(channel)) = ctrl->rankmap[channel];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100456 }
457
Angel Pons7c49cb82020-03-16 23:17:32 +0100458 /* IO command */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100459 FOR_ALL_CHANNELS {
Angel Pons88521882020-01-05 20:21:20 +0100460 MCHBAR32(GDCRCTLRANKSUSED_ch(channel)) = ctrl->rankmap[channel];
Patrick Rudolph305035c2016-11-11 18:38:50 +0100461 }
462
Angel Pons7c49cb82020-03-16 23:17:32 +0100463 /* IO control */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100464 FOR_ALL_POPULATED_CHANNELS {
465 program_timings(ctrl, channel);
466 }
467
Angel Pons7c49cb82020-03-16 23:17:32 +0100468 /* Perform RCOMP */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100469 printram("RCOMP...");
Angel Pons7c49cb82020-03-16 23:17:32 +0100470 while (!(MCHBAR32(RCOMP_TIMER) & (1 << 16)))
471 ;
472
Patrick Rudolph305035c2016-11-11 18:38:50 +0100473 printram("done\n");
474
Angel Pons7c49cb82020-03-16 23:17:32 +0100475 /* Set COMP2 */
Angel Pons48409b82020-03-23 22:19:29 +0100476 MCHBAR32(CRCOMPOFST2) = get_COMP2(ctrl->FRQ, ctrl->base_freq);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100477 printram("COMP2 done\n");
478
Angel Pons7c49cb82020-03-16 23:17:32 +0100479 /* Set COMP1 */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100480 FOR_ALL_POPULATED_CHANNELS {
Angel Pons7c49cb82020-03-16 23:17:32 +0100481 reg = MCHBAR32(CRCOMPOFST1_ch(channel));
482 reg = (reg & ~0x00000e00) | (1 << 9); /* ODT */
483 reg = (reg & ~0x00e00000) | (1 << 21); /* clk drive up */
484 reg = (reg & ~0x38000000) | (1 << 27); /* ctl drive up */
Angel Pons88521882020-01-05 20:21:20 +0100485 MCHBAR32(CRCOMPOFST1_ch(channel)) = reg;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100486 }
487 printram("COMP1 done\n");
488
489 printram("FORCE RCOMP and wait 20us...");
Angel Pons7c49cb82020-03-16 23:17:32 +0100490 MCHBAR32(M_COMP) |= (1 << 8);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100491 udelay(20);
492 printram("done\n");
493}
494
Angel Ponsefbed262020-03-23 23:18:03 +0100495int try_init_dram_ddr3(ramctr_timing *ctrl, int fast_boot, int s3resume, int me_uma_size)
Patrick Rudolph305035c2016-11-11 18:38:50 +0100496{
497 int err;
498
Angel Ponsefbed262020-03-23 23:18:03 +0100499 printk(BIOS_DEBUG, "Starting %s Bridge RAM training (%s).\n",
500 IS_SANDY_CPU(ctrl->cpu) ? "Sandy" : "Ivy",
501 fast_boot ? "fast boot" : "full initialization");
Patrick Rudolph305035c2016-11-11 18:38:50 +0100502
503 if (!fast_boot) {
504 /* Find fastest common supported parameters */
505 dram_find_common_params(ctrl);
506
507 dram_dimm_mapping(ctrl);
508 }
509
Angel Pons7c49cb82020-03-16 23:17:32 +0100510 /* Set MC frequency */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100511 dram_freq(ctrl);
512
513 if (!fast_boot) {
514 /* Calculate timings */
515 dram_timing(ctrl);
516 }
517
518 /* Set version register */
Angel Pons7c49cb82020-03-16 23:17:32 +0100519 MCHBAR32(MRC_REVISION) = 0xc04eb002;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100520
521 /* Enable crossover */
522 dram_xover(ctrl);
523
524 /* Set timing and refresh registers */
525 dram_timing_regs(ctrl);
526
527 /* Power mode preset */
Angel Pons88521882020-01-05 20:21:20 +0100528 MCHBAR32(PM_THML_STAT) = 0x5500;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100529
Angel Pons88521882020-01-05 20:21:20 +0100530 /* Set scheduler chicken bits */
531 MCHBAR32(SCHED_CBIT) = 0x10100005;
Patrick Rudolph305035c2016-11-11 18:38:50 +0100532
Angel Pons7c49cb82020-03-16 23:17:32 +0100533 /* Set up watermarks and starvation counter */
Angel Pons89ae6b82020-03-21 13:23:32 +0100534 set_wmm_behavior(ctrl->cpu);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100535
536 /* Clear IO reset bit */
Angel Pons7c49cb82020-03-16 23:17:32 +0100537 MCHBAR32(MC_INIT_STATE_G) &= ~(1 << 5);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100538
539 /* Set MAD-DIMM registers */
540 dram_dimm_set_mapping(ctrl);
541 printk(BIOS_DEBUG, "Done dimm mapping\n");
542
543 /* Zone config */
544 dram_zones(ctrl, 1);
545
546 /* Set memory map */
547 dram_memorymap(ctrl, me_uma_size);
548 printk(BIOS_DEBUG, "Done memory map\n");
549
550 /* Set IO registers */
551 dram_ioregs(ctrl);
552 printk(BIOS_DEBUG, "Done io registers\n");
553
554 udelay(1);
555
556 if (fast_boot) {
557 restore_timings(ctrl);
558 } else {
Angel Pons7c49cb82020-03-16 23:17:32 +0100559 /* Do JEDEC DDR3 reset sequence */
Patrick Rudolph305035c2016-11-11 18:38:50 +0100560 dram_jedecreset(ctrl);
561 printk(BIOS_DEBUG, "Done jedec reset\n");
562
563 /* MRS commands */
564 dram_mrscommands(ctrl);
565 printk(BIOS_DEBUG, "Done MRS commands\n");
566
567 /* Prepare for memory training */
568 prepare_training(ctrl);
569
570 err = read_training(ctrl);
571 if (err)
572 return err;
573
574 err = write_training(ctrl);
575 if (err)
576 return err;
577
578 printram("CP5a\n");
579
580 err = discover_edges(ctrl);
581 if (err)
582 return err;
583
584 printram("CP5b\n");
585
586 err = command_training(ctrl);
587 if (err)
588 return err;
589
590 printram("CP5c\n");
591
592 err = discover_edges_write(ctrl);
593 if (err)
594 return err;
595
596 err = discover_timC_write(ctrl);
597 if (err)
598 return err;
599
600 normalize_training(ctrl);
601 }
602
Angel Pons7c49cb82020-03-16 23:17:32 +0100603 set_read_write_timings(ctrl);
Patrick Rudolph305035c2016-11-11 18:38:50 +0100604
605 write_controller_mr(ctrl);
606
Angel Ponsefbed262020-03-23 23:18:03 +0100607 if (!s3resume) {
Patrick Rudolph305035c2016-11-11 18:38:50 +0100608 err = channel_test(ctrl);
609 if (err)
610 return err;
611 }
612
613 return 0;
614}