Elyes HAOUAS | f7b2fe6 | 2020-05-07 12:38:15 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-or-later |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 2 | |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 3 | source "src/soc/intel/xeon_sp/skx/Kconfig" |
Andrey Petrov | 2e41075 | 2020-03-20 12:08:32 -0700 | [diff] [blame] | 4 | source "src/soc/intel/xeon_sp/cpx/Kconfig" |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 5 | |
| 6 | config XEON_SP_COMMON_BASE |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 7 | bool |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 8 | |
| 9 | config SOC_INTEL_SKYLAKE_SP |
| 10 | bool |
| 11 | select XEON_SP_COMMON_BASE |
Jonathan Zhang | d4efb33 | 2020-07-22 12:39:40 -0700 | [diff] [blame] | 12 | select PLATFORM_USES_FSP2_0 |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 13 | help |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 14 | Intel Skylake-SP support |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 15 | |
Andrey Petrov | 2e41075 | 2020-03-20 12:08:32 -0700 | [diff] [blame] | 16 | config SOC_INTEL_COOPERLAKE_SP |
| 17 | bool |
| 18 | select XEON_SP_COMMON_BASE |
Jonathan Zhang | d4efb33 | 2020-07-22 12:39:40 -0700 | [diff] [blame] | 19 | select PLATFORM_USES_FSP2_2 |
Elyes HAOUAS | 86ea251 | 2020-08-18 21:12:37 +0200 | [diff] [blame] | 20 | select CACHE_MRC_SETTINGS |
Andrey Petrov | 2e41075 | 2020-03-20 12:08:32 -0700 | [diff] [blame] | 21 | help |
| 22 | Intel Cooperlake-SP support |
| 23 | |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 24 | if XEON_SP_COMMON_BASE |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 25 | |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 26 | config CPU_SPECIFIC_OPTIONS |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 27 | def_bool y |
Angel Pons | a32df26 | 2020-09-25 10:20:11 +0200 | [diff] [blame] | 28 | select ARCH_ALL_STAGES_X86_32 |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 29 | select BOOT_DEVICE_SUPPORTS_WRITES |
Angel Pons | eeb4705 | 2020-09-02 15:29:49 +0200 | [diff] [blame] | 30 | select CPU_INTEL_COMMON |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 31 | select SOC_INTEL_COMMON |
| 32 | select SOC_INTEL_COMMON_RESET |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 33 | select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS |
| 34 | select FSP_T_XIP |
| 35 | select FSP_M_XIP |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 36 | select POSTCAR_STAGE |
| 37 | select IOAPIC |
| 38 | select PARALLEL_MP |
Kyösti Mälkki | c3c5521 | 2020-06-17 10:34:26 +0300 | [diff] [blame] | 39 | select ACPI_NO_SMI_GNVS |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 40 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 41 | select SOC_INTEL_COMMON_BLOCK |
| 42 | select SOC_INTEL_COMMON_BLOCK_CPU |
| 43 | select SOC_INTEL_COMMON_BLOCK_TIMER |
| 44 | select SOC_INTEL_COMMON_BLOCK_LPC |
| 45 | select SOC_INTEL_COMMON_BLOCK_RTC |
| 46 | select SOC_INTEL_COMMON_BLOCK_SPI |
| 47 | select SOC_INTEL_COMMON_BLOCK_FAST_SPI |
Maxim Polyakov | 5b06ffe | 2020-03-22 14:57:36 +0300 | [diff] [blame] | 48 | select SOC_INTEL_COMMON_BLOCK_GPIO |
| 49 | select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT |
Maxim Polyakov | 5b06ffe | 2020-03-22 14:57:36 +0300 | [diff] [blame] | 50 | select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 51 | select SOC_INTEL_COMMON_BLOCK_PCR |
| 52 | select TSC_MONOTONIC_TIMER |
| 53 | select UDELAY_TSC |
| 54 | select SUPPORT_CPU_UCODE_IN_CBFS |
Nico Huber | 0266be0 | 2020-03-08 18:36:00 +0100 | [diff] [blame] | 55 | select MICROCODE_BLOB_NOT_HOOKED_UP |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 56 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Andrey Petrov | 662da6c | 2020-03-16 22:46:57 -0700 | [diff] [blame] | 57 | select FSP_CAR |
Arthur Heymans | 1410224 | 2020-10-22 14:13:14 +0200 | [diff] [blame^] | 58 | select NO_SMM |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 59 | |
| 60 | config MAINBOARD_USES_FSP2_0 |
| 61 | bool |
| 62 | default y |
| 63 | |
| 64 | config USE_FSP2_0_DRIVER |
| 65 | def_bool y |
| 66 | depends on MAINBOARD_USES_FSP2_0 |
| 67 | select PLATFORM_USES_FSP2_0 |
Jonathan Zhang | 951a409 | 2020-06-09 18:01:32 -0700 | [diff] [blame] | 68 | select UDK_202005_BINDING |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 69 | select POSTCAR_STAGE |
| 70 | |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 71 | config MAX_SOCKET |
| 72 | int |
| 73 | default 2 |
| 74 | |
| 75 | # For 2S config, the number of cpus could be as high as |
| 76 | # 2 threads * 20 cores * 2 sockets |
| 77 | config MAX_CPUS |
| 78 | int |
| 79 | default 80 |
| 80 | |
| 81 | config PCR_BASE_ADDRESS |
| 82 | hex |
| 83 | default 0xfd000000 |
| 84 | help |
| 85 | This option allows you to select MMIO Base Address of sideband bus. |
| 86 | |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 87 | config DCACHE_BSP_STACK_SIZE |
| 88 | hex |
| 89 | default 0x10000 |
| 90 | |
| 91 | config MMCONF_BASE_ADDRESS |
| 92 | hex |
| 93 | default 0x80000000 |
| 94 | |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 95 | config C_ENV_BOOTBLOCK_SIZE |
| 96 | hex |
| 97 | default 0xC000 |
| 98 | |
| 99 | config HEAP_SIZE |
| 100 | hex |
| 101 | default 0x80000 |
| 102 | |
Jonathan Zhang | 8f89549 | 2020-01-16 11:16:45 -0800 | [diff] [blame] | 103 | endif ## SOC_INTEL_XEON_SP |