blob: 1f2fa40dee75213f8011f2e7aafe1f393e23caf6 [file] [log] [blame]
Matthew Garrett2f62a352018-07-24 14:06:39 -07001chip soc/intel/skylake
2
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -06003 # Enable Panel as eDP and configure power delays
Michael Niewöhner97e21d32020-12-28 00:49:33 +01004 register "panel_cfg" = "{
5 .up_delay_ms = 210, // T3
6 .down_delay_ms = 500, // T10
7 .cycle_delay_ms = 5000, // T12
8 .backlight_on_delay_ms = 1, // T7
9 .backlight_off_delay_ms = 200, // T9
10 }"
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -060011
Matthew Garrett2f62a352018-07-24 14:06:39 -070012 # Enable deep Sx states
13 register "deep_s3_enable_ac" = "1"
14 register "deep_s3_enable_dc" = "1"
15 register "deep_s5_enable_ac" = "1"
16 register "deep_s5_enable_dc" = "1"
17 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
18
19 register "eist_enable" = "1"
20
21 # GPE configuration
22 # Note that GPE events called out in ASL code rely on this
23 # route. i.e. If this route changes then the affected GPE
24 # offset bits also need to be changed.
25 register "gpe0_dw0" = "GPP_C"
26 register "gpe0_dw1" = "GPP_D"
27 register "gpe0_dw2" = "GPP_E"
28
Matthew Garrett2f62a352018-07-24 14:06:39 -070029 # Disable DPTF
30 register "dptf_enable" = "0"
31
32 # FSP Configuration
Matthew Garrett2f62a352018-07-24 14:06:39 -070033 register "DspEnable" = "0"
34 register "IoBufferOwnership" = "0"
Matthew Garrett2f62a352018-07-24 14:06:39 -070035 register "SkipExtGfxScan" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070036 register "SaGv" = "SaGv_Enabled"
37 register "PmConfigSlpS3MinAssert" = "2" # 50ms
38 register "PmConfigSlpS4MinAssert" = "1" # 1s
39 register "PmConfigSlpSusMinAssert" = "3" # 500ms
40 register "PmConfigSlpAMinAssert" = "3" # 2s
Matthew Garrett2f62a352018-07-24 14:06:39 -070041
42 register "serirq_mode" = "SERIRQ_CONTINUOUS"
43
Matthew Garrett2f62a352018-07-24 14:06:39 -070044 # Enable Root Ports 3, 4 and 9
45 register "PcieRpEnable[2]" = "1" # Ethernet controller
46 register "PcieRpClkReqSupport[2]" = "1"
47 register "PcieRpClkReqNumber[2]" = "0"
48 register "PcieRpClkSrcNumber[2]" = "0"
49 register "PcieRpAdvancedErrorReporting[2]" = "1"
50 register "PcieRpLtrEnable[2]" = "1"
51
52 register "PcieRpEnable[3]" = "1" # Wireless controller
53 register "PcieRpClkReqSupport[3]" = "1"
54 register "PcieRpClkReqNumber[3]" = "1"
55 register "PcieRpClkSrcNumber[3]" = "1"
56 register "PcieRpAdvancedErrorReporting[3]" = "1"
57 register "PcieRpLtrEnable[3]" = "1"
58
59 register "PcieRpEnable[8]" = "1" # NVMe controller
Matt DeVillier75afc792020-02-26 13:06:01 -060060 register "PcieRpClkReqSupport[8]" = "1"
61 register "PcieRpClkReqNumber[8]" = "4"
62 register "PcieRpClkSrcNumber[8]" = "4"
Matthew Garrett2f62a352018-07-24 14:06:39 -070063 register "PcieRpAdvancedErrorReporting[8]" = "1"
64 register "PcieRpLtrEnable[8]" = "1"
65
Matthew Garrett2f62a352018-07-24 14:06:39 -070066
67 # PL1 override 25W
Matthew Garrett2f62a352018-07-24 14:06:39 -070068 # PL2 override 44W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053069 register "power_limits_config" = "{
70 .tdp_pl1_override = 25,
71 .tdp_pl2_override = 44,
72 }"
Matthew Garrett2f62a352018-07-24 14:06:39 -070073
74 # Send an extra VR mailbox command for the PS4 exit issue
75 register "SendVrMbxCmd" = "2"
76
Matthew Garrett2f62a352018-07-24 14:06:39 -070077 device domain 0 on
Felix Singer9e345c82023-10-23 06:43:05 +020078 device ref igpu on end
79 device ref sa_thermal on end
Felix Singer6c83a712024-06-23 00:25:18 +020080 device ref south_xhci on
81 register "usb2_ports" = "{
82 [0] = USB2_PORT_MID(OC1), // Type-A Port (left)
83 [1] = USB2_PORT_MID(OC1), // Type-A Port (left)
84 [2] = USB2_PORT_FLEX(OC_SKIP), // FPR
85 [3] = USB2_PORT_FLEX(OC_SKIP), // SD
86 [4] = USB2_PORT_FLEX(OC_SKIP), // INT
87 [5] = USB2_PORT_MID(OC1), // Type-A Port (right)
88 [6] = USB2_PORT_FLEX(OC_SKIP), // Webcam
89 [7] = USB2_PORT_MID(OC_SKIP), // mPCIe / WiFi Port
90 [8] = USB2_PORT_MID(OC_SKIP), // mSATA / WWAN Port
91 }"
92
93 register "usb3_ports" = "{
94 [0] = USB3_PORT_DEFAULT(OC1), // Type-A Port (left)
95 [1] = USB3_PORT_DEFAULT(OC1), // Type-A Port (left)
96 }"
97 end
Felix Singer9e345c82023-10-23 06:43:05 +020098 device ref thermal on end
99 device ref heci1 on end
Felix Singerdf7de392024-06-23 04:59:03 +0200100 device ref sata on
101 register "SataSalpSupport" = "1"
102
103 # The X210 has 3 SATA ports: a full SATA port, mSATA, and SATA over M.2
104 register "SataPortsEnable" = "{
105 [0] = 1,
106 [1] = 1,
107 [2] = 1,
108 }"
109 register "SataPortsDevSlp" = "{
110 [0] = 1,
111 [1] = 1,
112 [2] = 1,
113 }"
114 end
Felix Singer9e345c82023-10-23 06:43:05 +0200115 device ref pcie_rp3 on end
116 device ref pcie_rp4 on end
117 device ref pcie_rp9 on end
118 device ref lpc_espi on
Felix Singerdcddc53f2024-06-23 03:39:24 +0200119 register "gen1_dec" = "0x000c0681"
120 register "gen2_dec" = "0x000c1641"
121
Matthew Garrett2f62a352018-07-24 14:06:39 -0700122 chip ec/51nb/npce985la0dx
123 device pnp 0c09.0 on end
124 device pnp 4e.5 on end
125 device pnp 4e.6 on end
126 device pnp 4e.11 on end
127 end
Felix Singer9e345c82023-10-23 06:43:05 +0200128 end
129 device ref pmc on end
130 device ref hda on end
131 device ref smbus on end
Matthew Garrett2f62a352018-07-24 14:06:39 -0700132 end
133end