Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 1 | chip soc/intel/skylake |
| 2 | |
Matt DeVillier | 6d6fb6b | 2020-02-26 12:55:49 -0600 | [diff] [blame] | 3 | # Enable Panel as eDP and configure power delays |
| 4 | register "gpu_pp_up_delay_ms" = "210" # T3 |
| 5 | register "gpu_pp_down_delay_ms" = "500" # T10 |
| 6 | register "gpu_pp_cycle_delay_ms" = "5000" # T12 |
| 7 | register "gpu_pp_backlight_on_delay_ms" = "1" # T7 |
| 8 | register "gpu_pp_backlight_off_delay_ms" = "200" # T9 |
| 9 | |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 10 | # Enable deep Sx states |
| 11 | register "deep_s3_enable_ac" = "1" |
| 12 | register "deep_s3_enable_dc" = "1" |
| 13 | register "deep_s5_enable_ac" = "1" |
| 14 | register "deep_s5_enable_dc" = "1" |
| 15 | register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN" |
| 16 | |
| 17 | register "eist_enable" = "1" |
| 18 | |
| 19 | # GPE configuration |
| 20 | # Note that GPE events called out in ASL code rely on this |
| 21 | # route. i.e. If this route changes then the affected GPE |
| 22 | # offset bits also need to be changed. |
| 23 | register "gpe0_dw0" = "GPP_C" |
| 24 | register "gpe0_dw1" = "GPP_D" |
| 25 | register "gpe0_dw2" = "GPP_E" |
| 26 | |
| 27 | register "gen1_dec" = "0x000c0081" |
| 28 | register "gen2_dec" = "0x000c0681" |
| 29 | register "gen3_dec" = "0x000c1641" |
| 30 | |
| 31 | # Enable "Intel Speed Shift Technology" |
| 32 | register "speed_shift_enable" = "1" |
| 33 | |
| 34 | # Disable DPTF |
| 35 | register "dptf_enable" = "0" |
| 36 | |
| 37 | # FSP Configuration |
| 38 | register "ProbelessTrace" = "0" |
| 39 | register "EnableLan" = "0" |
| 40 | register "EnableSata" = "1" |
| 41 | register "SataSalpSupport" = "1" |
| 42 | register "SataMode" = "0" |
| 43 | |
| 44 | # The X210 has 3 SATA ports: a full SATA port, mSATA, and SATA over M.2 |
| 45 | register "SataPortsEnable[0]" = "1" |
| 46 | register "SataPortsEnable[1]" = "1" |
| 47 | register "SataPortsEnable[2]" = "1" |
| 48 | register "SataPortsDevSlp[0]" = "1" |
| 49 | register "SataPortsDevSlp[1]" = "1" |
| 50 | register "SataPortsDevSlp[2]" = "1" |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 51 | register "EnableAzalia" = "1" |
| 52 | register "DspEnable" = "0" |
| 53 | register "IoBufferOwnership" = "0" |
| 54 | register "EnableTraceHub" = "0" |
| 55 | register "SsicPortEnable" = "0" |
| 56 | register "SmbusEnable" = "1" |
| 57 | register "Cio2Enable" = "0" |
| 58 | register "ScsEmmcEnabled" = "0" |
| 59 | register "ScsEmmcHs400Enabled" = "0" |
| 60 | register "ScsSdCardEnabled" = "0" |
| 61 | register "PttSwitch" = "0" |
| 62 | register "SkipExtGfxScan" = "1" |
| 63 | register "Device4Enable" = "1" |
| 64 | register "HeciEnabled" = "1" |
| 65 | register "SaGv" = "SaGv_Enabled" |
| 66 | register "PmConfigSlpS3MinAssert" = "2" # 50ms |
| 67 | register "PmConfigSlpS4MinAssert" = "1" # 1s |
| 68 | register "PmConfigSlpSusMinAssert" = "3" # 500ms |
| 69 | register "PmConfigSlpAMinAssert" = "3" # 2s |
| 70 | register "PmTimerDisabled" = "0" |
| 71 | |
| 72 | register "serirq_mode" = "SERIRQ_CONTINUOUS" |
| 73 | |
| 74 | register "pirqa_routing" = "PCH_IRQ11" |
| 75 | register "pirqb_routing" = "PCH_IRQ10" |
| 76 | register "pirqc_routing" = "PCH_IRQ11" |
| 77 | register "pirqd_routing" = "PCH_IRQ11" |
| 78 | register "pirqe_routing" = "PCH_IRQ11" |
| 79 | register "pirqf_routing" = "PCH_IRQ11" |
| 80 | register "pirqg_routing" = "PCH_IRQ11" |
| 81 | register "pirqh_routing" = "PCH_IRQ11" |
| 82 | |
| 83 | register "PmConfigPciClockRun" = "1" |
| 84 | |
| 85 | # Enable Root Ports 3, 4 and 9 |
| 86 | register "PcieRpEnable[2]" = "1" # Ethernet controller |
| 87 | register "PcieRpClkReqSupport[2]" = "1" |
| 88 | register "PcieRpClkReqNumber[2]" = "0" |
| 89 | register "PcieRpClkSrcNumber[2]" = "0" |
| 90 | register "PcieRpAdvancedErrorReporting[2]" = "1" |
| 91 | register "PcieRpLtrEnable[2]" = "1" |
| 92 | |
| 93 | register "PcieRpEnable[3]" = "1" # Wireless controller |
| 94 | register "PcieRpClkReqSupport[3]" = "1" |
| 95 | register "PcieRpClkReqNumber[3]" = "1" |
| 96 | register "PcieRpClkSrcNumber[3]" = "1" |
| 97 | register "PcieRpAdvancedErrorReporting[3]" = "1" |
| 98 | register "PcieRpLtrEnable[3]" = "1" |
| 99 | |
| 100 | register "PcieRpEnable[8]" = "1" # NVMe controller |
Matt DeVillier | 75afc79 | 2020-02-26 13:06:01 -0600 | [diff] [blame] | 101 | register "PcieRpClkReqSupport[8]" = "1" |
| 102 | register "PcieRpClkReqNumber[8]" = "4" |
| 103 | register "PcieRpClkSrcNumber[8]" = "4" |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 104 | register "PcieRpAdvancedErrorReporting[8]" = "1" |
| 105 | register "PcieRpLtrEnable[8]" = "1" |
| 106 | |
| 107 | register "usb2_ports[0]" = "USB2_PORT_MID(OC1)" # Type-A Port (left) |
| 108 | register "usb2_ports[1]" = "USB2_PORT_MID(OC1)" # Type-A Port (left) |
Elyes HAOUAS | fd8de18 | 2020-03-31 21:42:02 +0200 | [diff] [blame] | 109 | register "usb2_ports[2]" = "USB2_PORT_FLEX(OC_SKIP)" # FPR |
| 110 | register "usb2_ports[3]" = "USB2_PORT_FLEX(OC_SKIP)" # SD |
| 111 | register "usb2_ports[4]" = "USB2_PORT_FLEX(OC_SKIP)" # INT |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 112 | register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Port (right) |
Matt DeVillier | 6e50849 | 2020-03-24 15:39:34 -0500 | [diff] [blame] | 113 | register "usb2_ports[6]" = "USB2_PORT_FLEX(OC_SKIP)" # Webcam |
| 114 | register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # mPCIe / WiFi Port |
| 115 | register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # mSATA / WWAN Port |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 116 | |
| 117 | register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left) |
Matt DeVillier | ea861ce | 2020-03-30 12:55:29 -0500 | [diff] [blame] | 118 | register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left) |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 119 | |
| 120 | # PL1 override 25W |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 121 | # PL2 override 44W |
Sumeet R Pawnikar | 97c5464 | 2020-05-10 01:24:11 +0530 | [diff] [blame^] | 122 | register "power_limits_config" = "{ |
| 123 | .tdp_pl1_override = 25, |
| 124 | .tdp_pl2_override = 44, |
| 125 | }" |
Matthew Garrett | 2f62a35 | 2018-07-24 14:06:39 -0700 | [diff] [blame] | 126 | |
| 127 | # Send an extra VR mailbox command for the PS4 exit issue |
| 128 | register "SendVrMbxCmd" = "2" |
| 129 | |
| 130 | # Lock Down |
| 131 | register "common_soc_config" = "{ |
| 132 | .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT, |
| 133 | }" |
| 134 | |
| 135 | device cpu_cluster 0 on |
| 136 | device lapic 0 on end |
| 137 | end |
| 138 | device domain 0 on |
| 139 | device pci 00.0 on end # Host Bridge |
| 140 | device pci 02.0 on end # Integrated Graphics Device |
| 141 | device pci 14.0 on end # USB xHCI |
| 142 | device pci 14.1 off end # USB xDCI (OTG) |
| 143 | device pci 14.2 on end # Thermal Subsystem |
| 144 | device pci 16.0 on end # Management Engine Interface 1 |
| 145 | device pci 16.1 off end # Management Engine Interface 2 |
| 146 | device pci 16.2 off end # Management Engine IDE-R |
| 147 | device pci 16.3 off end # Management Engine KT Redirection |
| 148 | device pci 16.4 off end # Management Engine Interface 3 |
| 149 | device pci 17.0 on end # SATA |
| 150 | device pci 1c.0 off end # PCI Express Port 1 |
| 151 | device pci 1c.1 off end # PCI Express Port 2 |
| 152 | device pci 1c.2 on end # PCI Express Port 3 |
| 153 | device pci 1c.3 on end # PCI Express Port 4 |
| 154 | device pci 1c.4 off end # PCI Express Port 5 |
| 155 | device pci 1c.5 off end # PCI Express Port 6 |
| 156 | device pci 1c.6 off end # PCI Express Port 7 |
| 157 | device pci 1c.7 off end # PCI Express Port 8 |
| 158 | device pci 1d.0 on end # PCI Express Port 9 |
| 159 | device pci 1d.1 off end # PCI Express Port 10 |
| 160 | device pci 1d.2 off end # PCI Express Port 11 |
| 161 | device pci 1d.3 off end # PCI Express Port 12 |
| 162 | device pci 1f.0 on |
| 163 | chip ec/51nb/npce985la0dx |
| 164 | device pnp 0c09.0 on end |
| 165 | device pnp 4e.5 on end |
| 166 | device pnp 4e.6 on end |
| 167 | device pnp 4e.11 on end |
| 168 | end |
| 169 | end # LPC Interface |
| 170 | device pci 1f.1 off end # P2SB |
| 171 | device pci 1f.2 on end # Power Management Controller |
| 172 | device pci 1f.3 on end # Intel HDA |
| 173 | device pci 1f.4 on end # SMBus |
| 174 | device pci 1f.5 off end # PCH SPI |
| 175 | device pci 1f.6 off end # GbE |
| 176 | end |
| 177 | end |