blob: ee6e5ffd59286c8ed4e70f03b3560cc7063e5472 [file] [log] [blame]
Matthew Garrett2f62a352018-07-24 14:06:39 -07001chip soc/intel/skylake
2
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -06003 # Enable Panel as eDP and configure power delays
4 register "gpu_pp_up_delay_ms" = "210" # T3
5 register "gpu_pp_down_delay_ms" = "500" # T10
6 register "gpu_pp_cycle_delay_ms" = "5000" # T12
7 register "gpu_pp_backlight_on_delay_ms" = "1" # T7
8 register "gpu_pp_backlight_off_delay_ms" = "200" # T9
9
Matthew Garrett2f62a352018-07-24 14:06:39 -070010 # Enable deep Sx states
11 register "deep_s3_enable_ac" = "1"
12 register "deep_s3_enable_dc" = "1"
13 register "deep_s5_enable_ac" = "1"
14 register "deep_s5_enable_dc" = "1"
15 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
16
17 register "eist_enable" = "1"
18
19 # GPE configuration
20 # Note that GPE events called out in ASL code rely on this
21 # route. i.e. If this route changes then the affected GPE
22 # offset bits also need to be changed.
23 register "gpe0_dw0" = "GPP_C"
24 register "gpe0_dw1" = "GPP_D"
25 register "gpe0_dw2" = "GPP_E"
26
27 register "gen1_dec" = "0x000c0081"
28 register "gen2_dec" = "0x000c0681"
29 register "gen3_dec" = "0x000c1641"
30
31 # Enable "Intel Speed Shift Technology"
32 register "speed_shift_enable" = "1"
33
34 # Disable DPTF
35 register "dptf_enable" = "0"
36
37 # FSP Configuration
38 register "ProbelessTrace" = "0"
39 register "EnableLan" = "0"
40 register "EnableSata" = "1"
41 register "SataSalpSupport" = "1"
42 register "SataMode" = "0"
43
44 # The X210 has 3 SATA ports: a full SATA port, mSATA, and SATA over M.2
45 register "SataPortsEnable[0]" = "1"
46 register "SataPortsEnable[1]" = "1"
47 register "SataPortsEnable[2]" = "1"
48 register "SataPortsDevSlp[0]" = "1"
49 register "SataPortsDevSlp[1]" = "1"
50 register "SataPortsDevSlp[2]" = "1"
51 register "SataPwrOptEnable" = "1"
52 register "EnableAzalia" = "1"
53 register "DspEnable" = "0"
54 register "IoBufferOwnership" = "0"
55 register "EnableTraceHub" = "0"
56 register "SsicPortEnable" = "0"
57 register "SmbusEnable" = "1"
58 register "Cio2Enable" = "0"
59 register "ScsEmmcEnabled" = "0"
60 register "ScsEmmcHs400Enabled" = "0"
61 register "ScsSdCardEnabled" = "0"
62 register "PttSwitch" = "0"
63 register "SkipExtGfxScan" = "1"
64 register "Device4Enable" = "1"
65 register "HeciEnabled" = "1"
66 register "SaGv" = "SaGv_Enabled"
67 register "PmConfigSlpS3MinAssert" = "2" # 50ms
68 register "PmConfigSlpS4MinAssert" = "1" # 1s
69 register "PmConfigSlpSusMinAssert" = "3" # 500ms
70 register "PmConfigSlpAMinAssert" = "3" # 2s
71 register "PmTimerDisabled" = "0"
72
73 register "serirq_mode" = "SERIRQ_CONTINUOUS"
74
75 register "pirqa_routing" = "PCH_IRQ11"
76 register "pirqb_routing" = "PCH_IRQ10"
77 register "pirqc_routing" = "PCH_IRQ11"
78 register "pirqd_routing" = "PCH_IRQ11"
79 register "pirqe_routing" = "PCH_IRQ11"
80 register "pirqf_routing" = "PCH_IRQ11"
81 register "pirqg_routing" = "PCH_IRQ11"
82 register "pirqh_routing" = "PCH_IRQ11"
83
84 register "PmConfigPciClockRun" = "1"
85
86 # Enable Root Ports 3, 4 and 9
87 register "PcieRpEnable[2]" = "1" # Ethernet controller
88 register "PcieRpClkReqSupport[2]" = "1"
89 register "PcieRpClkReqNumber[2]" = "0"
90 register "PcieRpClkSrcNumber[2]" = "0"
91 register "PcieRpAdvancedErrorReporting[2]" = "1"
92 register "PcieRpLtrEnable[2]" = "1"
93
94 register "PcieRpEnable[3]" = "1" # Wireless controller
95 register "PcieRpClkReqSupport[3]" = "1"
96 register "PcieRpClkReqNumber[3]" = "1"
97 register "PcieRpClkSrcNumber[3]" = "1"
98 register "PcieRpAdvancedErrorReporting[3]" = "1"
99 register "PcieRpLtrEnable[3]" = "1"
100
101 register "PcieRpEnable[8]" = "1" # NVMe controller
Matt DeVillier75afc792020-02-26 13:06:01 -0600102 register "PcieRpClkReqSupport[8]" = "1"
103 register "PcieRpClkReqNumber[8]" = "4"
104 register "PcieRpClkSrcNumber[8]" = "4"
Matthew Garrett2f62a352018-07-24 14:06:39 -0700105 register "PcieRpAdvancedErrorReporting[8]" = "1"
106 register "PcieRpLtrEnable[8]" = "1"
107
108 register "usb2_ports[0]" = "USB2_PORT_MID(OC1)" # Type-A Port (left)
109 register "usb2_ports[1]" = "USB2_PORT_MID(OC1)" # Type-A Port (left)
Matt DeVillier75afc792020-02-26 13:06:01 -0600110 register "usb2_ports[2]" = "USB2_PORT_FLEX(OC1)" # FPR
111 register "usb2_ports[3]" = "USB2_PORT_FLEX(OC1)" # SD
112 register "usb2_ports[4]" = "USB2_PORT_FLEX(OC1)" # INT
Matthew Garrett2f62a352018-07-24 14:06:39 -0700113 register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Port (right)
114 register "usb2_ports[6]" = "USB2_PORT_FLEX(OC2)" # Webcam
Matt DeVillier75afc792020-02-26 13:06:01 -0600115 register "usb2_ports[7]" = "USB2_PORT_FLEX(OC2)" # M.2-2230 USB (BT)
Matthew Garrett2f62a352018-07-24 14:06:39 -0700116
117 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left)
118 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left)
119 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (right)
120
121 # PL1 override 25W
122 register "tdp_pl1_override" = "25"
123
124 # PL2 override 44W
125 register "tdp_pl2_override" = "44"
126
127 # Send an extra VR mailbox command for the PS4 exit issue
128 register "SendVrMbxCmd" = "2"
129
130 # Lock Down
131 register "common_soc_config" = "{
132 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
133 }"
134
135 device cpu_cluster 0 on
136 device lapic 0 on end
137 end
138 device domain 0 on
139 device pci 00.0 on end # Host Bridge
140 device pci 02.0 on end # Integrated Graphics Device
141 device pci 14.0 on end # USB xHCI
142 device pci 14.1 off end # USB xDCI (OTG)
143 device pci 14.2 on end # Thermal Subsystem
144 device pci 16.0 on end # Management Engine Interface 1
145 device pci 16.1 off end # Management Engine Interface 2
146 device pci 16.2 off end # Management Engine IDE-R
147 device pci 16.3 off end # Management Engine KT Redirection
148 device pci 16.4 off end # Management Engine Interface 3
149 device pci 17.0 on end # SATA
150 device pci 1c.0 off end # PCI Express Port 1
151 device pci 1c.1 off end # PCI Express Port 2
152 device pci 1c.2 on end # PCI Express Port 3
153 device pci 1c.3 on end # PCI Express Port 4
154 device pci 1c.4 off end # PCI Express Port 5
155 device pci 1c.5 off end # PCI Express Port 6
156 device pci 1c.6 off end # PCI Express Port 7
157 device pci 1c.7 off end # PCI Express Port 8
158 device pci 1d.0 on end # PCI Express Port 9
159 device pci 1d.1 off end # PCI Express Port 10
160 device pci 1d.2 off end # PCI Express Port 11
161 device pci 1d.3 off end # PCI Express Port 12
162 device pci 1f.0 on
163 chip ec/51nb/npce985la0dx
164 device pnp 0c09.0 on end
165 device pnp 4e.5 on end
166 device pnp 4e.6 on end
167 device pnp 4e.11 on end
168 end
169 end # LPC Interface
170 device pci 1f.1 off end # P2SB
171 device pci 1f.2 on end # Power Management Controller
172 device pci 1f.3 on end # Intel HDA
173 device pci 1f.4 on end # SMBus
174 device pci 1f.5 off end # PCH SPI
175 device pci 1f.6 off end # GbE
176 end
177end