blob: 9450aa1a19c4207ce176e08502db4f9919d402b9 [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020020#include <device/pci_def.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020021#include <cpu/x86/lapic.h>
22#include <pc80/mc146818rtc.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020023#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030024#include <bootmode.h>
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100025#include <superio/ite/common/ite.h>
26#include <superio/ite/it8772f/it8772f.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110027#include <northbridge/intel/sandybridge/sandybridge.h>
28#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +010029#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110030#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010031#include <southbridge/intel/common/gpio.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010032#include <halt.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080033#if CONFIG(DRIVERS_UART_8250IO)
Edward O'Callaghan74834e02015-01-04 04:17:35 +110034#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020035#endif
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020036
37/* Stumpy USB Reset Disable defined in cmos.layout */
Julius Wernercd49cce2019-03-05 16:53:33 -080038#if CONFIG(USE_OPTION_TABLE)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020039#include "option_table.h"
40#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
41#else
42#define CMOS_USB_RESET_DISABLE (400 >> 3)
43#endif
44#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
45
Elyes HAOUASf5f1b382018-04-26 09:43:03 +020046#define SUPERIO_DEV PNP_DEV(0x2e, 0)
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100047#define SERIAL_DEV PNP_DEV(0x2e, IT8772F_SP1)
48#define GPIO_DEV PNP_DEV(0x2e, IT8772F_GPIO)
49
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010050void pch_enable_lpc(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020051{
52 /* Set COM1/COM2 decode range */
53 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
54
Julius Wernercd49cce2019-03-05 16:53:33 -080055#if CONFIG(DRIVERS_UART_8250IO)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020056 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
57 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
58 CNF2_LPC_EN | COMA_LPC_EN);
59
60 /* map full 256 bytes at 0x1600 to the LPC bus */
61 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
62
63 try_enabling_LPC47N207_uart();
64#else
65 /* Enable SuperIO + PS/2 Keyboard/Mouse */
66 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
67#endif
68}
69
Nico Huberff4025c2018-01-14 12:34:43 +010070void mainboard_rcba_config(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020071{
Kyösti Mälkki6f499062015-06-06 11:52:24 +030072 /*
73 * GFX INTA -> PIRQA (MSI)
74 * D28IP_P1IP WLAN INTA -> PIRQB
75 * D28IP_P4IP ETH0 INTB -> PIRQC
76 * D29IP_E1P EHCI1 INTA -> PIRQD
77 * D26IP_E2P EHCI2 INTA -> PIRQE
78 * D31IP_SIP SATA INTA -> PIRQF (MSI)
79 * D31IP_SMIP SMBUS INTB -> PIRQG
80 * D31IP_TTIP THRT INTC -> PIRQH
81 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
82 */
83
84 /* Device interrupt pin register (board specific) */
85 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
86 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
87 RCBA32(D30IP) = (NOINT << D30IP_PIP);
88 RCBA32(D29IP) = (INTA << D29IP_E1P);
89 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
90 (INTB << D28IP_P4IP);
91 RCBA32(D27IP) = (INTA << D27IP_ZIP);
92 RCBA32(D26IP) = (INTA << D26IP_E2P);
93 RCBA32(D25IP) = (NOINT << D25IP_LIP);
94 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
95
96 /* Device interrupt route registers */
97 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
98 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
99 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
100 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
101 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
102 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
103 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
104
105 /* Enable IOAPIC (generic) */
Arthur Heymans58a89532018-06-12 22:58:19 +0200106 RCBA16(OIC) = 0x0100;
Kyösti Mälkki6f499062015-06-06 11:52:24 +0300107 /* PCH BWG says to read back the IOAPIC enable register */
Arthur Heymans58a89532018-06-12 22:58:19 +0200108 (void) RCBA16(OIC);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200109}
110
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200111static void setup_sio_gpios(void)
112{
113 /*
114 * GPIO10 as USBPWRON12#
115 * GPIO12 as USBPWRON13#
116 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200117 it8772f_gpio_setup(SUPERIO_DEV, 1, 0x05, 0x05, 0x00, 0x05, 0x05);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200118
119 /*
120 * GPIO22 as wake SCI#
121 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200122 it8772f_gpio_setup(SUPERIO_DEV, 2, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200123
124 /*
125 * GPIO32 as EXTSMI#
126 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200127 it8772f_gpio_setup(SUPERIO_DEV, 3, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200128
129 /*
130 * GPIO45 as LED_POWER#
131 */
Matt DeVillierffae7462016-11-07 16:43:03 -0600132 it8772f_gpio_led(GPIO_DEV, 4 /* set */, (0x1 << 5) /* select */,
133 (0x1 << 5) /* polarity */, (0x1 << 5) /* 1 = pullup */,
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600134 (0x1 << 5) /* output */, (0x1 << 5) /* 1 = Simple IO function */,
david80ef7b72015-01-19 17:11:36 +0800135 SIO_GPIO_BLINK_GPIO45, IT8772F_GPIO_BLINK_FREQUENCY_1_HZ);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200136
137 /*
138 * GPIO51 as USBPWRON8#
139 * GPIO52 as USBPWRON1#
140 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200141 it8772f_gpio_setup(SUPERIO_DEV, 5, 0x06, 0x06, 0x00, 0x06, 0x06);
142 it8772f_gpio_setup(SUPERIO_DEV, 6, 0x00, 0x00, 0x00, 0x00, 0x00);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200143}
144
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100145void mainboard_fill_pei_data(struct pei_data *pei_data)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200146{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100147 struct pei_data pei_data_template = {
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000148 .pei_version = PEI_VERSION,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800149 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
150 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000151 .epbar = DEFAULT_EPBAR,
152 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
153 .smbusbar = SMBUS_IO_BASE,
154 .wdbbar = 0x4000000,
155 .wdbsize = 0x1000,
156 .hpet_address = CONFIG_HPET_ADDRESS,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800157 .rcba = (uintptr_t)DEFAULT_RCBABASE,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000158 .pmbase = DEFAULT_PMBASE,
159 .gpiobase = DEFAULT_GPIOBASE,
160 .thermalbase = 0xfed08000,
161 .system_type = 0, // 0 Mobile, 1 Desktop/Server
162 .tseg_size = CONFIG_SMM_TSEG_SIZE,
163 .spd_addresses = { 0xa0, 0x00,0xa4,0x00 },
164 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
165 .ec_present = 0,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200166 // 0 = leave channel enabled
167 // 1 = disable dimm 0 on channel
168 // 2 = disable dimm 1 on channel
169 // 3 = disable dimm 0+1 on channel
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000170 .dimm_channel0_disabled = 2,
171 .dimm_channel1_disabled = 2,
172 .max_ddr3_freq = 1333,
173 .usb_port_config = {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200174 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
175 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
176 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
177 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
178 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
179 { 0, 0, 0x0000 }, /* P5: Empty */
180 { 0, 0, 0x0000 }, /* P6: Empty */
181 { 0, 0, 0x0000 }, /* P7: Empty */
182 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
183 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
184 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
185 { 0, 4, 0x0000 }, /* P11: Empty */
186 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
187 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
188 },
189 };
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100190 *pei_data = pei_data_template;
191}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200192
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200193void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +0100194{
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200195 read_spd(&spd[0], 0x50, id_only);
196 read_spd(&spd[2], 0x52, id_only);
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +0100197}
198
199const struct southbridge_usb_port mainboard_usb_ports[] = {
200 /* enabled power usb oc pin */
201 { 1, 1, 0 }, /* P0: Front port (OC0) */
202 { 1, 0, 1 }, /* P1: Back port (OC1) */
203 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
204 { 1, 0, -1 }, /* P3: MMC (no OC) */
205 { 1, 1, 2 }, /* P4: Front port (OC2) */
206 { 0, 0, -1 }, /* P5: Empty */
207 { 0, 0, -1 }, /* P6: Empty */
208 { 0, 0, -1 }, /* P7: Empty */
209 { 1, 0, 4 }, /* P8: Back port (OC4) */
210 { 1, 0, -1 }, /* P9: MINIPCIE3 (no OC) */
211 { 1, 0, -1 }, /* P10: BLUETOOTH (no OC) */
212 { 0, 0, -1 }, /* P11: Empty */
213 { 1, 0, 6 }, /* P12: Back port (OC6) */
214 { 1, 0, 5 }, /* P13: Back port (OC5) */
215};
216
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100217void mainboard_early_init(int s3resume)
218{
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +0300219 init_bootmode_straps();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100220}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200221
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100222int mainboard_should_reset_usb(int s3resume)
223{
224 if (s3resume) {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200225 /*
226 * For Stumpy the back USB ports are reset on resume
227 * so default to resetting the controller to make the
228 * kernel happy. There is a CMOS flag to disable the
229 * controller reset in case the kernel can tolerate
230 * the device power loss better in the future.
231 */
232 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200233 if (magic == USB_RESET_DISABLE_MAGIC) {
234 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100235 return 0;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200236 } else {
237 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100238 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200239 }
240 } else {
241 /* Ensure USB reset on resume is enabled at boot */
242 cmos_write(0, CMOS_USB_RESET_DISABLE);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100243 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200244 }
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100245}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200246
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100247void mainboard_config_superio(void)
248{
249 setup_sio_gpios();
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200250
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100251 /* Early SuperIO setup */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200252 it8772f_ac_resume_southbridge(SUPERIO_DEV);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100253 ite_kill_watchdog(GPIO_DEV);
254 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200255}