blob: 4ce6e419816341ecff5cad02f0d357695bd1143e [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <stdint.h>
22#include <string.h>
23#include <lib.h>
24#include <timestamp.h>
Hung-Te Line29e2ff2013-01-18 16:50:25 +080025#include <arch/byteorder.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020026#include <arch/io.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020027#include <device/pci_def.h>
28#include <device/pnp_def.h>
29#include <cpu/x86/lapic.h>
30#include <pc80/mc146818rtc.h>
31#include <cbmem.h>
32#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030033#include <bootmode.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020034#include "superio/ite/it8772f/it8772f.h"
35#include "superio/ite/it8772f/early_serial.c"
36#include "northbridge/intel/sandybridge/sandybridge.h"
37#include "northbridge/intel/sandybridge/raminit.h"
38#include "southbridge/intel/bd82x6x/pch.h"
39#include "southbridge/intel/bd82x6x/gpio.h"
40#include <arch/cpu.h>
41#include <cpu/x86/bist.h>
42#include <cpu/x86/msr.h>
43#include "gpio.h"
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020044#if CONFIG_DRIVERS_UART_8250IO
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020045#include "superio/smsc/lpc47n207/lpc47n207.h"
46#include "superio/smsc/lpc47n207/early_serial.c"
47#endif
48#if CONFIG_CHROMEOS
49#include <vendorcode/google/chromeos/chromeos.h>
50#endif
51
52/* Stumpy USB Reset Disable defined in cmos.layout */
53#if CONFIG_USE_OPTION_TABLE
54#include "option_table.h"
55#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
56#else
57#define CMOS_USB_RESET_DISABLE (400 >> 3)
58#endif
59#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
60
61static void pch_enable_lpc(void)
62{
63 /* Set COM1/COM2 decode range */
64 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
65
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020066#if CONFIG_DRIVERS_UART_8250IO
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020067 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
68 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
69 CNF2_LPC_EN | COMA_LPC_EN);
70
71 /* map full 256 bytes at 0x1600 to the LPC bus */
72 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
73
74 try_enabling_LPC47N207_uart();
75#else
76 /* Enable SuperIO + PS/2 Keyboard/Mouse */
77 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
78#endif
79}
80
81static void rcba_config(void)
82{
83 u32 reg32;
84
85 /*
86 * GFX INTA -> PIRQA (MSI)
87 * D28IP_P1IP WLAN INTA -> PIRQB
88 * D28IP_P4IP ETH0 INTB -> PIRQC
89 * D29IP_E1P EHCI1 INTA -> PIRQD
90 * D26IP_E2P EHCI2 INTA -> PIRQE
91 * D31IP_SIP SATA INTA -> PIRQF (MSI)
92 * D31IP_SMIP SMBUS INTB -> PIRQG
93 * D31IP_TTIP THRT INTC -> PIRQH
94 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
95 */
96
97 /* Device interrupt pin register (board specific) */
98 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
99 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
100 RCBA32(D30IP) = (NOINT << D30IP_PIP);
101 RCBA32(D29IP) = (INTA << D29IP_E1P);
102 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
103 (INTB << D28IP_P4IP);
104 RCBA32(D27IP) = (INTA << D27IP_ZIP);
105 RCBA32(D26IP) = (INTA << D26IP_E2P);
106 RCBA32(D25IP) = (NOINT << D25IP_LIP);
107 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
108
109 /* Device interrupt route registers */
110 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
111 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
112 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
113 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
114 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
115 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
116 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
117
118 /* Enable IOAPIC (generic) */
119 RCBA16(OIC) = 0x0100;
120 /* PCH BWG says to read back the IOAPIC enable register */
121 (void) RCBA16(OIC);
122
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200123 /* Disable unused devices (board specific) */
124 reg32 = RCBA32(FD);
125 reg32 |= PCH_DISABLE_ALWAYS;
126 RCBA32(FD) = reg32;
127}
128
129static void early_pch_init(void)
130{
131 u8 reg8;
132
133 // reset rtc power status
134 reg8 = pci_read_config8(PCH_LPC_DEV, 0xa4);
135 reg8 &= ~(1 << 2);
136 pci_write_config8(PCH_LPC_DEV, 0xa4, reg8);
137}
138
139static void setup_sio_gpios(void)
140{
141 /*
142 * GPIO10 as USBPWRON12#
143 * GPIO12 as USBPWRON13#
144 */
145 it8772f_gpio_setup(1, 0x05, 0x05, 0x00, 0x05, 0x05);
146
147 /*
148 * GPIO22 as wake SCI#
149 */
150 it8772f_gpio_setup(2, 0x04, 0x04, 0x00, 0x04, 0x04);
151
152 /*
153 * GPIO32 as EXTSMI#
154 */
155 it8772f_gpio_setup(3, 0x04, 0x04, 0x00, 0x04, 0x04);
156
157 /*
158 * GPIO45 as LED_POWER#
159 */
160 it8772f_gpio_setup(4, 0x20, 0x20, 0x20, 0x20, 0x20);
161
162 /*
163 * GPIO51 as USBPWRON8#
164 * GPIO52 as USBPWRON1#
165 */
166 it8772f_gpio_setup(5, 0x06, 0x06, 0x00, 0x06, 0x06);
167 it8772f_gpio_setup(6, 0x00, 0x00, 0x00, 0x00, 0x00);
168}
169
170void main(unsigned long bist)
171{
172 int boot_mode = 0;
173 int cbmem_was_initted;
174 u32 pm1_cnt;
175 u16 pm1_sts;
176
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200177 struct pei_data pei_data = {
Stefan Reinauer1cc34162013-06-27 15:59:18 -0700178 pei_version: PEI_VERSION,
Stefan Reinauere6063fe2012-04-30 14:57:51 -0700179 mchbar: DEFAULT_MCHBAR,
180 dmibar: DEFAULT_DMIBAR,
181 epbar: DEFAULT_EPBAR,
182 pciexbar: CONFIG_MMCONF_BASE_ADDRESS,
183 smbusbar: SMBUS_IO_BASE,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200184 wdbbar: 0x4000000,
185 wdbsize: 0x1000,
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200186 hpet_address: CONFIG_HPET_ADDRESS,
Stefan Reinauere6063fe2012-04-30 14:57:51 -0700187 rcba: DEFAULT_RCBABASE,
188 pmbase: DEFAULT_PMBASE,
189 gpiobase: DEFAULT_GPIOBASE,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200190 thermalbase: 0xfed08000,
191 system_type: 0, // 0 Mobile, 1 Desktop/Server
192 tseg_size: CONFIG_SMM_TSEG_SIZE,
Stefan Reinauerdedcc782013-07-29 14:02:06 -0700193 spd_addresses: { 0xa0, 0x00,0xa4,0x00 },
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200194 ts_addresses: { 0x00, 0x00, 0x00, 0x00 },
195 ec_present: 0,
196 // 0 = leave channel enabled
197 // 1 = disable dimm 0 on channel
198 // 2 = disable dimm 1 on channel
199 // 3 = disable dimm 0+1 on channel
200 dimm_channel0_disabled: 2,
201 dimm_channel1_disabled: 2,
Stefan Reinauerdedcc782013-07-29 14:02:06 -0700202 max_ddr3_freq: 1333,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200203 usb_port_config: {
204 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
205 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
206 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
207 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
208 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
209 { 0, 0, 0x0000 }, /* P5: Empty */
210 { 0, 0, 0x0000 }, /* P6: Empty */
211 { 0, 0, 0x0000 }, /* P7: Empty */
212 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
213 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
214 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
215 { 0, 4, 0x0000 }, /* P11: Empty */
216 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
217 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
218 },
219 };
220
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300221 timestamp_init(get_initial_timestamp());
222 timestamp_add_now(TS_START_ROMSTAGE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200223
224 if (bist == 0)
225 enable_lapic();
226
227 pch_enable_lpc();
228
229 /* Enable GPIOs */
230 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
231 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
232 setup_pch_gpios(&stumpy_gpio_map);
233 setup_sio_gpios();
234
235 /* Early SuperIO setup */
236 it8772f_kill_watchdog();
237 it8772f_ac_resume_southbridge();
238 it8772f_enable_serial(PNP_DEV(IT8772F_BASE, IT8772F_SP1),
239 CONFIG_TTYS0_BASE);
240 console_init();
241
242#if CONFIG_CHROMEOS
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +0300243 init_bootmode_straps();
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200244#endif
245
246 /* Halt if there was a built in self test failure */
247 report_bist_failure(bist);
248
249 if (MCHBAR16(SSKPD) == 0xCAFE) {
250 printk(BIOS_DEBUG, "soft reset detected\n");
251 boot_mode = 1;
252
253 /* System is not happy after keyboard reset... */
254 printk(BIOS_DEBUG, "Issuing CF9 warm reset\n");
255 outb(0x6, 0xcf9);
256 hlt();
257 }
258
259 /* Perform some early chipset initialization required
260 * before RAM initialization can work
261 */
262 sandybridge_early_initialization(SANDYBRIDGE_MOBILE);
263 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
264
265 /* Check PM1_STS[15] to see if we are waking from Sx */
266 pm1_sts = inw(DEFAULT_PMBASE + PM1_STS);
267
268 /* Read PM1_CNT[12:10] to determine which Sx state */
269 pm1_cnt = inl(DEFAULT_PMBASE + PM1_CNT);
270
271 if ((pm1_sts & WAK_STS) && ((pm1_cnt >> 10) & 7) == 5) {
272#if CONFIG_HAVE_ACPI_RESUME
273 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
274 boot_mode = 2;
275 /* Clear SLP_TYPE. This will break stage2 but
276 * we care for that when we get there.
277 */
278 outl(pm1_cnt & ~(7 << 10), DEFAULT_PMBASE + PM1_CNT);
279#else
280 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
281#endif
282 }
283
284 post_code(0x38);
285 /* Enable SPD ROMs and DDR-III DRAM */
286 enable_smbus();
287
288 /* Prepare USB controller early in S3 resume */
289 if (boot_mode == 2) {
290 /*
291 * For Stumpy the back USB ports are reset on resume
292 * so default to resetting the controller to make the
293 * kernel happy. There is a CMOS flag to disable the
294 * controller reset in case the kernel can tolerate
295 * the device power loss better in the future.
296 */
297 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
298
299 if (magic == USB_RESET_DISABLE_MAGIC) {
300 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
301 enable_usb_bar();
302 } else {
303 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
304 }
305 } else {
306 /* Ensure USB reset on resume is enabled at boot */
307 cmos_write(0, CMOS_USB_RESET_DISABLE);
308 }
309
310 post_code(0x39);
311 pei_data.boot_mode = boot_mode;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300312 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200313 sdram_initialize(&pei_data);
314
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300315 timestamp_add_now(TS_AFTER_INITRAM);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200316 post_code(0x3a);
317 /* Perform some initialization that must run before stage2 */
318 early_pch_init();
319 post_code(0x3b);
320
321 rcba_config();
322 post_code(0x3c);
323
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200324 quick_ram_check();
Stefan Reinauerafcaac22012-06-18 15:43:50 -0700325 post_code(0x3e);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200326
327 MCHBAR16(SSKPD) = 0xCAFE;
Kyösti Mälkki2d8520b2014-01-06 17:20:31 +0200328 cbmem_was_initted = !cbmem_recovery(boot_mode==2);
Kyösti Mälkki78938482014-01-04 11:02:45 +0200329 if (boot_mode!=2)
330 save_mrc_data(&pei_data);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200331
332#if CONFIG_HAVE_ACPI_RESUME
333 /* If there is no high memory area, we didn't boot before, so
334 * this is not a resume. In that case we just create the cbmem toc.
335 */
336
337 *(u32 *)CBMEM_BOOT_MODE = 0;
338 *(u32 *)CBMEM_RESUME_BACKUP = 0;
339
340 if ((boot_mode == 2) && cbmem_was_initted) {
341 void *resume_backup_memory = cbmem_find(CBMEM_ID_RESUME);
342 if (resume_backup_memory) {
343 *(u32 *)CBMEM_BOOT_MODE = boot_mode;
344 *(u32 *)CBMEM_RESUME_BACKUP = (u32)resume_backup_memory;
345 }
346 /* Magic for S3 resume */
347 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafed00d);
348 } else if (boot_mode == 2) {
349 /* Failed S3 resume, reset to come up cleanly */
350 outb(0x6, 0xcf9);
351 hlt();
352 } else {
353 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafebabe);
354 }
355#endif
356 post_code(0x3f);
357#if CONFIG_CHROMEOS
358 init_chromeos(boot_mode);
359#endif
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200360 timestamp_add_now(TS_END_ROMSTAGE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200361}