blob: 0ae71a8c0ae379cfce9e706f819297a1fd50d935 [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <stdint.h>
22#include <string.h>
23#include <lib.h>
24#include <timestamp.h>
Hung-Te Line29e2ff2013-01-18 16:50:25 +080025#include <arch/byteorder.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020026#include <arch/io.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020027#include <device/pci_def.h>
28#include <device/pnp_def.h>
29#include <cpu/x86/lapic.h>
30#include <pc80/mc146818rtc.h>
31#include <cbmem.h>
32#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030033#include <bootmode.h>
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100034#include <superio/ite/common/ite.h>
35#include <superio/ite/it8772f/it8772f.h>
36/* FIXME: SUPERIO include.c */
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020037#include "superio/ite/it8772f/early_serial.c"
38#include "northbridge/intel/sandybridge/sandybridge.h"
39#include "northbridge/intel/sandybridge/raminit.h"
40#include "southbridge/intel/bd82x6x/pch.h"
41#include "southbridge/intel/bd82x6x/gpio.h"
42#include <arch/cpu.h>
43#include <cpu/x86/bist.h>
44#include <cpu/x86/msr.h>
45#include "gpio.h"
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020046#if CONFIG_DRIVERS_UART_8250IO
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020047#include "superio/smsc/lpc47n207/lpc47n207.h"
48#include "superio/smsc/lpc47n207/early_serial.c"
49#endif
50#if CONFIG_CHROMEOS
51#include <vendorcode/google/chromeos/chromeos.h>
52#endif
53
54/* Stumpy USB Reset Disable defined in cmos.layout */
55#if CONFIG_USE_OPTION_TABLE
56#include "option_table.h"
57#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
58#else
59#define CMOS_USB_RESET_DISABLE (400 >> 3)
60#endif
61#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
62
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100063#define SERIAL_DEV PNP_DEV(0x2e, IT8772F_SP1)
64#define GPIO_DEV PNP_DEV(0x2e, IT8772F_GPIO)
65
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020066static void pch_enable_lpc(void)
67{
68 /* Set COM1/COM2 decode range */
69 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
70
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020071#if CONFIG_DRIVERS_UART_8250IO
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020072 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
73 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
74 CNF2_LPC_EN | COMA_LPC_EN);
75
76 /* map full 256 bytes at 0x1600 to the LPC bus */
77 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
78
79 try_enabling_LPC47N207_uart();
80#else
81 /* Enable SuperIO + PS/2 Keyboard/Mouse */
82 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
83#endif
84}
85
86static void rcba_config(void)
87{
88 u32 reg32;
89
90 /*
91 * GFX INTA -> PIRQA (MSI)
92 * D28IP_P1IP WLAN INTA -> PIRQB
93 * D28IP_P4IP ETH0 INTB -> PIRQC
94 * D29IP_E1P EHCI1 INTA -> PIRQD
95 * D26IP_E2P EHCI2 INTA -> PIRQE
96 * D31IP_SIP SATA INTA -> PIRQF (MSI)
97 * D31IP_SMIP SMBUS INTB -> PIRQG
98 * D31IP_TTIP THRT INTC -> PIRQH
99 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
100 */
101
102 /* Device interrupt pin register (board specific) */
103 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
104 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
105 RCBA32(D30IP) = (NOINT << D30IP_PIP);
106 RCBA32(D29IP) = (INTA << D29IP_E1P);
107 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
108 (INTB << D28IP_P4IP);
109 RCBA32(D27IP) = (INTA << D27IP_ZIP);
110 RCBA32(D26IP) = (INTA << D26IP_E2P);
111 RCBA32(D25IP) = (NOINT << D25IP_LIP);
112 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
113
114 /* Device interrupt route registers */
115 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
116 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
117 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
118 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
119 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
120 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
121 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
122
123 /* Enable IOAPIC (generic) */
124 RCBA16(OIC) = 0x0100;
125 /* PCH BWG says to read back the IOAPIC enable register */
126 (void) RCBA16(OIC);
127
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200128 /* Disable unused devices (board specific) */
129 reg32 = RCBA32(FD);
130 reg32 |= PCH_DISABLE_ALWAYS;
131 RCBA32(FD) = reg32;
132}
133
134static void early_pch_init(void)
135{
136 u8 reg8;
137
138 // reset rtc power status
139 reg8 = pci_read_config8(PCH_LPC_DEV, 0xa4);
140 reg8 &= ~(1 << 2);
141 pci_write_config8(PCH_LPC_DEV, 0xa4, reg8);
142}
143
144static void setup_sio_gpios(void)
145{
146 /*
147 * GPIO10 as USBPWRON12#
148 * GPIO12 as USBPWRON13#
149 */
150 it8772f_gpio_setup(1, 0x05, 0x05, 0x00, 0x05, 0x05);
151
152 /*
153 * GPIO22 as wake SCI#
154 */
155 it8772f_gpio_setup(2, 0x04, 0x04, 0x00, 0x04, 0x04);
156
157 /*
158 * GPIO32 as EXTSMI#
159 */
160 it8772f_gpio_setup(3, 0x04, 0x04, 0x00, 0x04, 0x04);
161
162 /*
163 * GPIO45 as LED_POWER#
164 */
165 it8772f_gpio_setup(4, 0x20, 0x20, 0x20, 0x20, 0x20);
166
167 /*
168 * GPIO51 as USBPWRON8#
169 * GPIO52 as USBPWRON1#
170 */
171 it8772f_gpio_setup(5, 0x06, 0x06, 0x00, 0x06, 0x06);
172 it8772f_gpio_setup(6, 0x00, 0x00, 0x00, 0x00, 0x00);
173}
174
175void main(unsigned long bist)
176{
177 int boot_mode = 0;
178 int cbmem_was_initted;
179 u32 pm1_cnt;
180 u16 pm1_sts;
181
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200182 struct pei_data pei_data = {
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000183 .pei_version = PEI_VERSION,
184 .mchbar = DEFAULT_MCHBAR,
185 .dmibar = DEFAULT_DMIBAR,
186 .epbar = DEFAULT_EPBAR,
187 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
188 .smbusbar = SMBUS_IO_BASE,
189 .wdbbar = 0x4000000,
190 .wdbsize = 0x1000,
191 .hpet_address = CONFIG_HPET_ADDRESS,
192 .rcba = DEFAULT_RCBABASE,
193 .pmbase = DEFAULT_PMBASE,
194 .gpiobase = DEFAULT_GPIOBASE,
195 .thermalbase = 0xfed08000,
196 .system_type = 0, // 0 Mobile, 1 Desktop/Server
197 .tseg_size = CONFIG_SMM_TSEG_SIZE,
198 .spd_addresses = { 0xa0, 0x00,0xa4,0x00 },
199 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
200 .ec_present = 0,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200201 // 0 = leave channel enabled
202 // 1 = disable dimm 0 on channel
203 // 2 = disable dimm 1 on channel
204 // 3 = disable dimm 0+1 on channel
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000205 .dimm_channel0_disabled = 2,
206 .dimm_channel1_disabled = 2,
207 .max_ddr3_freq = 1333,
208 .usb_port_config = {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200209 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
210 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
211 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
212 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
213 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
214 { 0, 0, 0x0000 }, /* P5: Empty */
215 { 0, 0, 0x0000 }, /* P6: Empty */
216 { 0, 0, 0x0000 }, /* P7: Empty */
217 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
218 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
219 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
220 { 0, 4, 0x0000 }, /* P11: Empty */
221 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
222 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
223 },
224 };
225
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300226 timestamp_init(get_initial_timestamp());
227 timestamp_add_now(TS_START_ROMSTAGE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200228
229 if (bist == 0)
230 enable_lapic();
231
232 pch_enable_lpc();
233
234 /* Enable GPIOs */
235 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
236 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
237 setup_pch_gpios(&stumpy_gpio_map);
238 setup_sio_gpios();
239
240 /* Early SuperIO setup */
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200241 it8772f_ac_resume_southbridge();
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +1000242 ite_kill_watchdog(GPIO_DEV);
243 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200244 console_init();
245
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +0300246 init_bootmode_straps();
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200247
248 /* Halt if there was a built in self test failure */
249 report_bist_failure(bist);
250
251 if (MCHBAR16(SSKPD) == 0xCAFE) {
252 printk(BIOS_DEBUG, "soft reset detected\n");
253 boot_mode = 1;
254
255 /* System is not happy after keyboard reset... */
256 printk(BIOS_DEBUG, "Issuing CF9 warm reset\n");
257 outb(0x6, 0xcf9);
258 hlt();
259 }
260
261 /* Perform some early chipset initialization required
262 * before RAM initialization can work
263 */
264 sandybridge_early_initialization(SANDYBRIDGE_MOBILE);
265 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
266
267 /* Check PM1_STS[15] to see if we are waking from Sx */
268 pm1_sts = inw(DEFAULT_PMBASE + PM1_STS);
269
270 /* Read PM1_CNT[12:10] to determine which Sx state */
271 pm1_cnt = inl(DEFAULT_PMBASE + PM1_CNT);
272
273 if ((pm1_sts & WAK_STS) && ((pm1_cnt >> 10) & 7) == 5) {
274#if CONFIG_HAVE_ACPI_RESUME
275 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
276 boot_mode = 2;
277 /* Clear SLP_TYPE. This will break stage2 but
278 * we care for that when we get there.
279 */
280 outl(pm1_cnt & ~(7 << 10), DEFAULT_PMBASE + PM1_CNT);
281#else
282 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
283#endif
284 }
285
286 post_code(0x38);
287 /* Enable SPD ROMs and DDR-III DRAM */
288 enable_smbus();
289
290 /* Prepare USB controller early in S3 resume */
291 if (boot_mode == 2) {
292 /*
293 * For Stumpy the back USB ports are reset on resume
294 * so default to resetting the controller to make the
295 * kernel happy. There is a CMOS flag to disable the
296 * controller reset in case the kernel can tolerate
297 * the device power loss better in the future.
298 */
299 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
300
301 if (magic == USB_RESET_DISABLE_MAGIC) {
302 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
303 enable_usb_bar();
304 } else {
305 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
306 }
307 } else {
308 /* Ensure USB reset on resume is enabled at boot */
309 cmos_write(0, CMOS_USB_RESET_DISABLE);
310 }
311
312 post_code(0x39);
313 pei_data.boot_mode = boot_mode;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300314 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200315 sdram_initialize(&pei_data);
316
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300317 timestamp_add_now(TS_AFTER_INITRAM);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200318 post_code(0x3a);
319 /* Perform some initialization that must run before stage2 */
320 early_pch_init();
321 post_code(0x3b);
322
323 rcba_config();
324 post_code(0x3c);
325
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200326 quick_ram_check();
Stefan Reinauerafcaac22012-06-18 15:43:50 -0700327 post_code(0x3e);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200328
329 MCHBAR16(SSKPD) = 0xCAFE;
Kyösti Mälkki2d8520b2014-01-06 17:20:31 +0200330 cbmem_was_initted = !cbmem_recovery(boot_mode==2);
Kyösti Mälkki78938482014-01-04 11:02:45 +0200331 if (boot_mode!=2)
332 save_mrc_data(&pei_data);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200333
334#if CONFIG_HAVE_ACPI_RESUME
335 /* If there is no high memory area, we didn't boot before, so
336 * this is not a resume. In that case we just create the cbmem toc.
337 */
338
339 *(u32 *)CBMEM_BOOT_MODE = 0;
340 *(u32 *)CBMEM_RESUME_BACKUP = 0;
341
342 if ((boot_mode == 2) && cbmem_was_initted) {
343 void *resume_backup_memory = cbmem_find(CBMEM_ID_RESUME);
344 if (resume_backup_memory) {
345 *(u32 *)CBMEM_BOOT_MODE = boot_mode;
346 *(u32 *)CBMEM_RESUME_BACKUP = (u32)resume_backup_memory;
347 }
348 /* Magic for S3 resume */
349 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafed00d);
350 } else if (boot_mode == 2) {
351 /* Failed S3 resume, reset to come up cleanly */
352 outb(0x6, 0xcf9);
353 hlt();
354 } else {
355 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafebabe);
356 }
357#endif
358 post_code(0x3f);
359#if CONFIG_CHROMEOS
360 init_chromeos(boot_mode);
361#endif
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200362 timestamp_add_now(TS_END_ROMSTAGE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200363}