blob: 27759a64e281258fda433ef40c920cdf3374d3f7 [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020019#include <timestamp.h>
20#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020022#include <device/pci_def.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020023#include <cpu/x86/lapic.h>
24#include <pc80/mc146818rtc.h>
Kyösti Mälkki6722f8d2014-06-16 09:14:49 +030025#include <arch/acpi.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020026#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030027#include <bootmode.h>
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100028#include <superio/ite/common/ite.h>
29#include <superio/ite/it8772f/it8772f.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110030#include <northbridge/intel/sandybridge/sandybridge.h>
31#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +010032#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110033#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010034#include <southbridge/intel/common/gpio.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010035#include <halt.h>
Martin Roth43927ba2017-06-24 21:54:33 -060036#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Edward O'Callaghan74834e02015-01-04 04:17:35 +110037#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020038#endif
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020039
40/* Stumpy USB Reset Disable defined in cmos.layout */
Martin Roth43927ba2017-06-24 21:54:33 -060041#if IS_ENABLED(CONFIG_USE_OPTION_TABLE)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020042#include "option_table.h"
43#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
44#else
45#define CMOS_USB_RESET_DISABLE (400 >> 3)
46#endif
47#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
48
Elyes HAOUASf5f1b382018-04-26 09:43:03 +020049#define SUPERIO_DEV PNP_DEV(0x2e, 0)
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100050#define SERIAL_DEV PNP_DEV(0x2e, IT8772F_SP1)
51#define GPIO_DEV PNP_DEV(0x2e, IT8772F_GPIO)
52
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010053void pch_enable_lpc(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020054{
55 /* Set COM1/COM2 decode range */
56 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
57
Martin Roth43927ba2017-06-24 21:54:33 -060058#if IS_ENABLED(CONFIG_DRIVERS_UART_8250IO)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020059 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
60 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
61 CNF2_LPC_EN | COMA_LPC_EN);
62
63 /* map full 256 bytes at 0x1600 to the LPC bus */
64 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
65
66 try_enabling_LPC47N207_uart();
67#else
68 /* Enable SuperIO + PS/2 Keyboard/Mouse */
69 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
70#endif
71}
72
Nico Huberff4025c2018-01-14 12:34:43 +010073void mainboard_rcba_config(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020074{
Kyösti Mälkki6f499062015-06-06 11:52:24 +030075 /*
76 * GFX INTA -> PIRQA (MSI)
77 * D28IP_P1IP WLAN INTA -> PIRQB
78 * D28IP_P4IP ETH0 INTB -> PIRQC
79 * D29IP_E1P EHCI1 INTA -> PIRQD
80 * D26IP_E2P EHCI2 INTA -> PIRQE
81 * D31IP_SIP SATA INTA -> PIRQF (MSI)
82 * D31IP_SMIP SMBUS INTB -> PIRQG
83 * D31IP_TTIP THRT INTC -> PIRQH
84 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
85 */
86
87 /* Device interrupt pin register (board specific) */
88 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
89 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
90 RCBA32(D30IP) = (NOINT << D30IP_PIP);
91 RCBA32(D29IP) = (INTA << D29IP_E1P);
92 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
93 (INTB << D28IP_P4IP);
94 RCBA32(D27IP) = (INTA << D27IP_ZIP);
95 RCBA32(D26IP) = (INTA << D26IP_E2P);
96 RCBA32(D25IP) = (NOINT << D25IP_LIP);
97 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
98
99 /* Device interrupt route registers */
100 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
101 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
102 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
103 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
104 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
105 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
106 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
107
108 /* Enable IOAPIC (generic) */
Arthur Heymans58a89532018-06-12 22:58:19 +0200109 RCBA16(OIC) = 0x0100;
Kyösti Mälkki6f499062015-06-06 11:52:24 +0300110 /* PCH BWG says to read back the IOAPIC enable register */
Arthur Heymans58a89532018-06-12 22:58:19 +0200111 (void) RCBA16(OIC);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200112}
113
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200114static void setup_sio_gpios(void)
115{
116 /*
117 * GPIO10 as USBPWRON12#
118 * GPIO12 as USBPWRON13#
119 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200120 it8772f_gpio_setup(SUPERIO_DEV, 1, 0x05, 0x05, 0x00, 0x05, 0x05);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200121
122 /*
123 * GPIO22 as wake SCI#
124 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200125 it8772f_gpio_setup(SUPERIO_DEV, 2, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200126
127 /*
128 * GPIO32 as EXTSMI#
129 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200130 it8772f_gpio_setup(SUPERIO_DEV, 3, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200131
132 /*
133 * GPIO45 as LED_POWER#
134 */
Matt DeVillierffae7462016-11-07 16:43:03 -0600135 it8772f_gpio_led(GPIO_DEV, 4 /* set */, (0x1 << 5) /* select */,
136 (0x1 << 5) /* polarity */, (0x1 << 5) /* 1 = pullup */,
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600137 (0x1 << 5) /* output */, (0x1 << 5) /* 1 = Simple IO function */,
david80ef7b72015-01-19 17:11:36 +0800138 SIO_GPIO_BLINK_GPIO45, IT8772F_GPIO_BLINK_FREQUENCY_1_HZ);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200139
140 /*
141 * GPIO51 as USBPWRON8#
142 * GPIO52 as USBPWRON1#
143 */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200144 it8772f_gpio_setup(SUPERIO_DEV, 5, 0x06, 0x06, 0x00, 0x06, 0x06);
145 it8772f_gpio_setup(SUPERIO_DEV, 6, 0x00, 0x00, 0x00, 0x00, 0x00);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200146}
147
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100148void mainboard_fill_pei_data(struct pei_data *pei_data)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200149{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100150 struct pei_data pei_data_template = {
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000151 .pei_version = PEI_VERSION,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800152 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
153 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000154 .epbar = DEFAULT_EPBAR,
155 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
156 .smbusbar = SMBUS_IO_BASE,
157 .wdbbar = 0x4000000,
158 .wdbsize = 0x1000,
159 .hpet_address = CONFIG_HPET_ADDRESS,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800160 .rcba = (uintptr_t)DEFAULT_RCBABASE,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000161 .pmbase = DEFAULT_PMBASE,
162 .gpiobase = DEFAULT_GPIOBASE,
163 .thermalbase = 0xfed08000,
164 .system_type = 0, // 0 Mobile, 1 Desktop/Server
165 .tseg_size = CONFIG_SMM_TSEG_SIZE,
166 .spd_addresses = { 0xa0, 0x00,0xa4,0x00 },
167 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
168 .ec_present = 0,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200169 // 0 = leave channel enabled
170 // 1 = disable dimm 0 on channel
171 // 2 = disable dimm 1 on channel
172 // 3 = disable dimm 0+1 on channel
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000173 .dimm_channel0_disabled = 2,
174 .dimm_channel1_disabled = 2,
175 .max_ddr3_freq = 1333,
176 .usb_port_config = {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200177 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
178 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
179 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
180 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
181 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
182 { 0, 0, 0x0000 }, /* P5: Empty */
183 { 0, 0, 0x0000 }, /* P6: Empty */
184 { 0, 0, 0x0000 }, /* P7: Empty */
185 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
186 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
187 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
188 { 0, 4, 0x0000 }, /* P11: Empty */
189 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
190 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
191 },
192 };
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100193 *pei_data = pei_data_template;
194}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200195
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200196void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +0100197{
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200198 read_spd(&spd[0], 0x50, id_only);
199 read_spd(&spd[2], 0x52, id_only);
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +0100200}
201
202const struct southbridge_usb_port mainboard_usb_ports[] = {
203 /* enabled power usb oc pin */
204 { 1, 1, 0 }, /* P0: Front port (OC0) */
205 { 1, 0, 1 }, /* P1: Back port (OC1) */
206 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
207 { 1, 0, -1 }, /* P3: MMC (no OC) */
208 { 1, 1, 2 }, /* P4: Front port (OC2) */
209 { 0, 0, -1 }, /* P5: Empty */
210 { 0, 0, -1 }, /* P6: Empty */
211 { 0, 0, -1 }, /* P7: Empty */
212 { 1, 0, 4 }, /* P8: Back port (OC4) */
213 { 1, 0, -1 }, /* P9: MINIPCIE3 (no OC) */
214 { 1, 0, -1 }, /* P10: BLUETOOTH (no OC) */
215 { 0, 0, -1 }, /* P11: Empty */
216 { 1, 0, 6 }, /* P12: Back port (OC6) */
217 { 1, 0, 5 }, /* P13: Back port (OC5) */
218};
219
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100220void mainboard_early_init(int s3resume)
221{
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +0300222 init_bootmode_straps();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100223}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200224
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100225int mainboard_should_reset_usb(int s3resume)
226{
227 if (s3resume) {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200228 /*
229 * For Stumpy the back USB ports are reset on resume
230 * so default to resetting the controller to make the
231 * kernel happy. There is a CMOS flag to disable the
232 * controller reset in case the kernel can tolerate
233 * the device power loss better in the future.
234 */
235 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200236 if (magic == USB_RESET_DISABLE_MAGIC) {
237 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100238 return 0;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200239 } else {
240 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100241 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200242 }
243 } else {
244 /* Ensure USB reset on resume is enabled at boot */
245 cmos_write(0, CMOS_USB_RESET_DISABLE);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100246 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200247 }
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100248}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200249
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100250void mainboard_config_superio(void)
251{
252 setup_sio_gpios();
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200253
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100254 /* Early SuperIO setup */
Elyes HAOUASf5f1b382018-04-26 09:43:03 +0200255 it8772f_ac_resume_southbridge(SUPERIO_DEV);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100256 ite_kill_watchdog(GPIO_DEV);
257 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200258}