blob: 738f1ffe813e0b5a9ddfdbe36f8bf82196d55e12 [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
19#include <lib.h>
20#include <timestamp.h>
21#include <arch/io.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020022#include <device/pci_def.h>
23#include <device/pnp_def.h>
24#include <cpu/x86/lapic.h>
25#include <pc80/mc146818rtc.h>
Kyösti Mälkki6722f8d2014-06-16 09:14:49 +030026#include <arch/acpi.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020027#include <cbmem.h>
28#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030029#include <bootmode.h>
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100030#include <superio/ite/common/ite.h>
31#include <superio/ite/it8772f/it8772f.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110032#include <northbridge/intel/sandybridge/sandybridge.h>
33#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +010034#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010036#include <southbridge/intel/common/gpio.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020037#include <arch/cpu.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020038#include <cpu/x86/msr.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010039#include <halt.h>
Vladimir Serbinenko0e90dae2015-05-18 10:29:06 +020040#include <tpm.h>
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020041#if CONFIG_DRIVERS_UART_8250IO
Edward O'Callaghan74834e02015-01-04 04:17:35 +110042#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020043#endif
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020044
45/* Stumpy USB Reset Disable defined in cmos.layout */
46#if CONFIG_USE_OPTION_TABLE
47#include "option_table.h"
48#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
49#else
50#define CMOS_USB_RESET_DISABLE (400 >> 3)
51#endif
52#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
53
Edward O'Callaghan1f9653a2014-07-14 16:31:25 +100054#define DUMMY_DEV PNP_DEV(0x2e, 0)
Edward O'Callaghan1b3acb12014-06-01 18:04:05 +100055#define SERIAL_DEV PNP_DEV(0x2e, IT8772F_SP1)
56#define GPIO_DEV PNP_DEV(0x2e, IT8772F_GPIO)
57
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010058void pch_enable_lpc(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020059{
60 /* Set COM1/COM2 decode range */
61 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
62
Kyösti Mälkkiafa7b132014-02-13 17:16:22 +020063#if CONFIG_DRIVERS_UART_8250IO
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020064 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
65 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
66 CNF2_LPC_EN | COMA_LPC_EN);
67
68 /* map full 256 bytes at 0x1600 to the LPC bus */
69 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
70
71 try_enabling_LPC47N207_uart();
72#else
73 /* Enable SuperIO + PS/2 Keyboard/Mouse */
74 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
75#endif
76}
77
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010078void rcba_config(void)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +020079{
80 u32 reg32;
81
Kyösti Mälkki6f499062015-06-06 11:52:24 +030082 /*
83 * GFX INTA -> PIRQA (MSI)
84 * D28IP_P1IP WLAN INTA -> PIRQB
85 * D28IP_P4IP ETH0 INTB -> PIRQC
86 * D29IP_E1P EHCI1 INTA -> PIRQD
87 * D26IP_E2P EHCI2 INTA -> PIRQE
88 * D31IP_SIP SATA INTA -> PIRQF (MSI)
89 * D31IP_SMIP SMBUS INTB -> PIRQG
90 * D31IP_TTIP THRT INTC -> PIRQH
91 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
92 */
93
94 /* Device interrupt pin register (board specific) */
95 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
96 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
97 RCBA32(D30IP) = (NOINT << D30IP_PIP);
98 RCBA32(D29IP) = (INTA << D29IP_E1P);
99 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
100 (INTB << D28IP_P4IP);
101 RCBA32(D27IP) = (INTA << D27IP_ZIP);
102 RCBA32(D26IP) = (INTA << D26IP_E2P);
103 RCBA32(D25IP) = (NOINT << D25IP_LIP);
104 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
105
106 /* Device interrupt route registers */
107 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
108 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
109 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
110 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
111 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
112 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
113 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
114
115 /* Enable IOAPIC (generic) */
116 RCBA16(OIC) = 0x0100;
117 /* PCH BWG says to read back the IOAPIC enable register */
118 (void) RCBA16(OIC);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200119
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200120 /* Disable unused devices (board specific) */
121 reg32 = RCBA32(FD);
122 reg32 |= PCH_DISABLE_ALWAYS;
123 RCBA32(FD) = reg32;
124}
125
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200126static void setup_sio_gpios(void)
127{
128 /*
129 * GPIO10 as USBPWRON12#
130 * GPIO12 as USBPWRON13#
131 */
Edward O'Callaghan1f9653a2014-07-14 16:31:25 +1000132 it8772f_gpio_setup(DUMMY_DEV, 1, 0x05, 0x05, 0x00, 0x05, 0x05);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200133
134 /*
135 * GPIO22 as wake SCI#
136 */
Edward O'Callaghan1f9653a2014-07-14 16:31:25 +1000137 it8772f_gpio_setup(DUMMY_DEV, 2, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200138
139 /*
140 * GPIO32 as EXTSMI#
141 */
Edward O'Callaghan1f9653a2014-07-14 16:31:25 +1000142 it8772f_gpio_setup(DUMMY_DEV, 3, 0x04, 0x04, 0x00, 0x04, 0x04);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200143
144 /*
145 * GPIO45 as LED_POWER#
146 */
david80ef7b72015-01-19 17:11:36 +0800147 it8772f_gpio_led(DUMMY_DEV, 4 /* set */, (0x1<<5) /* select */,
148 0x00 /* polarity: non-inverting */, 0x00 /* 0=pulldown */,
149 (0x1<<5) /* output */, (0x1<<5) /* 1=Simple IO function */,
150 SIO_GPIO_BLINK_GPIO45, IT8772F_GPIO_BLINK_FREQUENCY_1_HZ);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200151
152 /*
153 * GPIO51 as USBPWRON8#
154 * GPIO52 as USBPWRON1#
155 */
Edward O'Callaghan1f9653a2014-07-14 16:31:25 +1000156 it8772f_gpio_setup(DUMMY_DEV, 5, 0x06, 0x06, 0x00, 0x06, 0x06);
157 it8772f_gpio_setup(DUMMY_DEV, 6, 0x00, 0x00, 0x00, 0x00, 0x00);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200158}
159
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100160void mainboard_fill_pei_data(struct pei_data *pei_data)
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200161{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100162 struct pei_data pei_data_template = {
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000163 .pei_version = PEI_VERSION,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800164 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
165 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000166 .epbar = DEFAULT_EPBAR,
167 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
168 .smbusbar = SMBUS_IO_BASE,
169 .wdbbar = 0x4000000,
170 .wdbsize = 0x1000,
171 .hpet_address = CONFIG_HPET_ADDRESS,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800172 .rcba = (uintptr_t)DEFAULT_RCBABASE,
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000173 .pmbase = DEFAULT_PMBASE,
174 .gpiobase = DEFAULT_GPIOBASE,
175 .thermalbase = 0xfed08000,
176 .system_type = 0, // 0 Mobile, 1 Desktop/Server
177 .tseg_size = CONFIG_SMM_TSEG_SIZE,
178 .spd_addresses = { 0xa0, 0x00,0xa4,0x00 },
179 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
180 .ec_present = 0,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200181 // 0 = leave channel enabled
182 // 1 = disable dimm 0 on channel
183 // 2 = disable dimm 1 on channel
184 // 3 = disable dimm 0+1 on channel
Edward O'Callaghanb27d3602014-05-24 02:40:31 +1000185 .dimm_channel0_disabled = 2,
186 .dimm_channel1_disabled = 2,
187 .max_ddr3_freq = 1333,
188 .usb_port_config = {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200189 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
190 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
191 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
192 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
193 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
194 { 0, 0, 0x0000 }, /* P5: Empty */
195 { 0, 0, 0x0000 }, /* P6: Empty */
196 { 0, 0, 0x0000 }, /* P7: Empty */
197 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
198 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
199 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
200 { 0, 4, 0x0000 }, /* P11: Empty */
201 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
202 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
203 },
204 };
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100205 *pei_data = pei_data_template;
206}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200207
Vladimir Serbinenkod2990c92016-02-10 02:52:42 +0100208void mainboard_get_spd(spd_raw_data *spd)
209{
210 read_spd(&spd[0], 0x50);
211 read_spd(&spd[2], 0x52);
212}
213
214const struct southbridge_usb_port mainboard_usb_ports[] = {
215 /* enabled power usb oc pin */
216 { 1, 1, 0 }, /* P0: Front port (OC0) */
217 { 1, 0, 1 }, /* P1: Back port (OC1) */
218 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
219 { 1, 0, -1 }, /* P3: MMC (no OC) */
220 { 1, 1, 2 }, /* P4: Front port (OC2) */
221 { 0, 0, -1 }, /* P5: Empty */
222 { 0, 0, -1 }, /* P6: Empty */
223 { 0, 0, -1 }, /* P7: Empty */
224 { 1, 0, 4 }, /* P8: Back port (OC4) */
225 { 1, 0, -1 }, /* P9: MINIPCIE3 (no OC) */
226 { 1, 0, -1 }, /* P10: BLUETOOTH (no OC) */
227 { 0, 0, -1 }, /* P11: Empty */
228 { 1, 0, 6 }, /* P12: Back port (OC6) */
229 { 1, 0, 5 }, /* P13: Back port (OC5) */
230};
231
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100232void mainboard_early_init(int s3resume)
233{
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +0300234 init_bootmode_straps();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100235}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200236
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100237int mainboard_should_reset_usb(int s3resume)
238{
239 if (s3resume) {
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200240 /*
241 * For Stumpy the back USB ports are reset on resume
242 * so default to resetting the controller to make the
243 * kernel happy. There is a CMOS flag to disable the
244 * controller reset in case the kernel can tolerate
245 * the device power loss better in the future.
246 */
247 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200248 if (magic == USB_RESET_DISABLE_MAGIC) {
249 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100250 return 0;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200251 } else {
252 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100253 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200254 }
255 } else {
256 /* Ensure USB reset on resume is enabled at boot */
257 cmos_write(0, CMOS_USB_RESET_DISABLE);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100258 return 1;
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200259 }
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100260}
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200261
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100262void mainboard_config_superio(void)
263{
264 setup_sio_gpios();
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200265
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100266 /* Early SuperIO setup */
267 it8772f_ac_resume_southbridge(DUMMY_DEV);
268 ite_kill_watchdog(GPIO_DEV);
269 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200270}