blob: 71292e8f154b0bec626d6f5cf9621c984c209045 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Stefan Reinauer95a63962012-11-13 17:00:01 -08003menu "Devices"
Ronald G. Minnich69efaa02013-02-26 10:07:40 -08004
Nico Huberce642f02017-05-19 15:08:21 +02005config HAVE_VGA_TEXT_FRAMEBUFFER
Vladimir Serbinenko160e9a02014-02-22 10:34:47 +01006 bool
Jeremy Compostella765e5df2022-12-01 15:45:51 -07007 depends on !(NO_GFX_INIT && NO_EARLY_GFX_INIT)
Nico Huber7971582e2017-05-20 01:07:48 +02008 help
9 Selected by graphics drivers that support legacy VGA text mode.
10
11config HAVE_VBE_LINEAR_FRAMEBUFFER
12 bool
Michael Niewöhner1513d722019-10-29 20:38:10 +010013 depends on !NO_GFX_INIT
Nico Huber7971582e2017-05-20 01:07:48 +020014 help
15 Selected by graphics drivers that can set up a VBE linear-framebuffer
16 mode.
17
18config HAVE_LINEAR_FRAMEBUFFER
19 bool
Michael Niewöhner1513d722019-10-29 20:38:10 +010020 depends on !NO_GFX_INIT
Nico Huber7971582e2017-05-20 01:07:48 +020021 help
22 Selected by graphics drivers that can set up a generic linear
23 framebuffer.
Vladimir Serbinenko160e9a02014-02-22 10:34:47 +010024
Nico Huber2e7f6cc2017-05-22 15:58:03 +020025config HAVE_FSP_GOP
26 bool
27 help
28 Selected by drivers that support to run a blob that implements
29 the Graphics Output Protocol (GOP).
30
Michael Niewöhnerd61a40e2019-10-26 10:37:42 +020031config MAINBOARD_NO_FSP_GOP
32 bool
33 help
34 Selected by mainboards that do not have any graphics ports connected to the SoC.
35
Nico Huber26ce9af2017-05-22 13:22:09 +020036config MAINBOARD_HAS_NATIVE_VGA_INIT
37 def_bool n
38 help
39 Selected by mainboards / drivers that provide native graphics
40 init within coreboot.
41
42config MAINBOARD_FORCE_NATIVE_VGA_INIT
43 def_bool n
44 depends on MAINBOARD_HAS_NATIVE_VGA_INIT || MAINBOARD_HAS_LIBGFXINIT
Nico Huber26ce9af2017-05-22 13:22:09 +020045 help
46 Selected by mainboards / chipsets whose graphics driver can't or
47 shouldn't be disabled.
48
Subrata Banikaf039362020-12-30 16:09:56 +053049config VGA_ROM_RUN_DEFAULT
50 def_bool n
51 help
52 Selected by mainboards whose graphics initialization depends on VGA OpROM.
53 coreboot needs to load/execute legacy VGA OpROM in order to initialize GFX.
54
Nico Huber542e9482016-10-05 17:47:32 +020055config MAINBOARD_HAS_LIBGFXINIT
56 def_bool n
Nico Huber542e9482016-10-05 17:47:32 +020057 help
58 Selected by mainboards that implement support for `libgfxinit`.
59 Usually this requires a list of ports to be probed for displays.
60
Jeremy Compostella765e5df2022-12-01 15:45:51 -070061config MAINBOARD_HAS_EARLY_LIBGFXINIT
62 def_bool n
63 help
64 Selected by mainboards that implement early (cache-as-ram
65 stage) support of `libgfxinit`. Usually this requires a list
66 of ports to be probed for displays.
67
Nico Huberd4ebeaf2017-05-22 13:49:22 +020068choice
69 prompt "Graphics initialization"
Subrata Banikaf039362020-12-30 16:09:56 +053070 default NO_GFX_INIT if VGA_ROM_RUN_DEFAULT && PAYLOAD_SEABIOS
71 default VGA_ROM_RUN if VGA_ROM_RUN_DEFAULT
Matt DeVillier8107c812020-03-27 03:09:21 -050072 default MAINBOARD_DO_NATIVE_VGA_INIT
73 default MAINBOARD_USE_LIBGFXINIT
Matt DeVillier175ffd82020-03-29 18:20:23 -050074 default RUN_FSP_GOP if INTEL_GMA_HAVE_VBT
Nico Huberd4ebeaf2017-05-22 13:49:22 +020075
76config MAINBOARD_DO_NATIVE_VGA_INIT
77 bool "Use native graphics init"
78 depends on MAINBOARD_HAS_NATIVE_VGA_INIT
79 help
80 Some mainboards, such as the Google Link, allow initializing the
81 display without the need of a binary only VGA OPROM. Enabling this
82 option may be faster, but also lacks flexibility in setting modes.
83
Nico Huber542e9482016-10-05 17:47:32 +020084config MAINBOARD_USE_LIBGFXINIT
Nico Huberd4ebeaf2017-05-22 13:49:22 +020085 bool "Use libgfxinit"
Nico Huber542e9482016-10-05 17:47:32 +020086 depends on MAINBOARD_HAS_LIBGFXINIT
Nico Huberce642f02017-05-19 15:08:21 +020087 select HAVE_VGA_TEXT_FRAMEBUFFER
Nico Huber7971582e2017-05-20 01:07:48 +020088 select HAVE_LINEAR_FRAMEBUFFER
Nico Huber6d8266b2017-05-20 16:46:01 +020089 select VGA if VGA_TEXT_FRAMEBUFFER
Nico Huber542e9482016-10-05 17:47:32 +020090 help
91 Use the SPARK library `libgfxinit` for the native graphics
92 initialization. This requires an Ada toolchain.
93
Uwe Hermann168b11b2009-10-07 16:15:40 +000094# TODO: Explain differences (if any) for onboard cards.
Patrick Georgi0588d192009-08-12 15:00:51 +000095config VGA_ROM_RUN
Stefan Reinauerafaa2572011-10-06 16:47:51 -070096 bool "Run VGA Option ROMs"
Jonathan Neuschäferc22ad582018-11-30 00:06:50 +010097 depends on PCI && (ARCH_X86 || ARCH_PPC64) && !MAINBOARD_FORCE_NATIVE_VGA_INIT
Nico Huberce642f02017-05-19 15:08:21 +020098 select HAVE_VGA_TEXT_FRAMEBUFFER
Patrick Georgi0588d192009-08-12 15:00:51 +000099 help
Nico Huberd4ebeaf2017-05-22 13:49:22 +0200100 Execute VGA Option ROMs in coreboot if found. This can be used
Peter Stugeb6fa47c2012-10-27 13:45:51 +0200101 to enable PCI/AGP/PCI-E video cards when not using a SeaBIOS
102 payload.
103
104 When using a SeaBIOS payload it runs all option ROMs with much
105 more complete BIOS interrupt services available than coreboot,
106 which some option ROMs require in order to function correctly.
107
Arthur Heymans4ad1f7d2018-01-16 17:22:20 +0100108config RUN_FSP_GOP
109 bool "Run a GOP driver"
Michael Niewöhnerd61a40e2019-10-26 10:37:42 +0200110 depends on HAVE_FSP_GOP && !MAINBOARD_NO_FSP_GOP
Arthur Heymans4ad1f7d2018-01-16 17:22:20 +0100111 select HAVE_LINEAR_FRAMEBUFFER
112 help
113 Some platforms (e.g. Intel Braswell and Skylake/Kaby Lake) support
114 to run a GOP blob. This option enables graphics initialization with
115 such a blob.
116
Nico Huberd4ebeaf2017-05-22 13:49:22 +0200117config NO_GFX_INIT
118 bool "None"
119 depends on !MAINBOARD_FORCE_NATIVE_VGA_INIT
120 help
121 Select this to not perform any graphics initialization in
122 coreboot. This is useful if the payload (e.g. SeaBIOS) can
123 initialize graphics or if pre-boot graphics are not required.
124
125endchoice
Myles Watsone6804952009-08-28 14:36:12 +0000126
Jeremy Compostella765e5df2022-12-01 15:45:51 -0700127choice
128 prompt "Early (romstage) graphics initialization"
129 default MAINBOARD_USE_EARLY_LIBGFXINIT if MAINBOARD_HAS_EARLY_LIBGFXINIT
130 default NO_EARLY_GFX_INIT
131
132config NO_EARLY_GFX_INIT
133 bool "None"
134 help
135 Select this to not perform any graphics initialization at
136 romstage.
137
138config MAINBOARD_USE_EARLY_LIBGFXINIT
139 bool "Use libgfxinit"
140 depends on MAINBOARD_HAS_EARLY_LIBGFXINIT
141 select ROMSTAGE_VGA
142 help
143 Use the SPARK library `libgfxinit` for the romstage native
144 graphics initialization. This requires an Ada
145 toolchain. Graphics at romstage is limited to VGA text mode.
146
147endchoice
148
Paul Menzelc4062c72021-02-11 10:43:14 +0100149config PRE_GRAPHICS_DELAY_MS
Kyösti Mälkki0f300632020-12-19 23:43:56 +0200150 int "Graphics initialization delay in ms"
151 default 0
152 depends on VGA_ROM_RUN
153 help
154 On some systems, coreboot boots so fast that connected monitors
155 (mostly TVs) won't be able to wake up fast enough to talk to the
156 VBIOS. On those systems we need to wait for a bit before executing
157 the VBIOS.
158
Arthur Heymansb43ec472019-03-24 20:39:45 +0100159config ONBOARD_VGA_IS_PRIMARY
160 bool "Use onboard VGA as primary video device"
161 default n
162 depends on PCI
163 help
164 This option lets you select which VGA device will be used
165 to decode legacy VGA cycles. Not all chipsets implement this
166 however. If not selected, the last adapter found will be used,
167 else the onboard adapter is used.
168
Stefan Reinauer0a500842011-09-23 10:33:58 -0700169config S3_VGA_ROM_RUN
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700170 bool "Re-run VGA Option ROMs on S3 resume"
Stefan Reinauer0a500842011-09-23 10:33:58 -0700171 default y
172 depends on VGA_ROM_RUN && HAVE_ACPI_RESUME
173 help
Peter Stugeb6fa47c2012-10-27 13:45:51 +0200174 Execute VGA Option ROMs in coreboot when resuming from S3 suspend.
175
176 When using a SeaBIOS payload it runs all option ROMs with much
177 more complete BIOS interrupt services available than coreboot,
178 which some option ROMs require in order to function correctly.
179
180 If unsure, say N when using SeaBIOS as payload, Y otherwise.
Stefan Reinauer0a500842011-09-23 10:33:58 -0700181
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300182config ALWAYS_LOAD_OPROM
183 def_bool n
184 depends on VGA_ROM_RUN
185 help
Daniele Forsi53847a22014-07-22 18:00:56 +0200186 Always load option ROMs if any are found. The decision to run
187 the ROM is still determined at runtime, but the distinction
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300188 between loading and not running comes into play for CHROMEOS.
189
Daniele Forsi53847a22014-07-22 18:00:56 +0200190 An example where this is required is that VBT (Video BIOS Tables)
Kyösti Mälkki580e5642014-05-01 16:31:34 +0300191 are needed for the kernel's display driver to know how a piece of
192 hardware is configured to be used.
193
Aaron Durbin10510252018-01-30 10:04:02 -0700194config ALWAYS_RUN_OPROM
195 def_bool n
196 depends on VGA_ROM_RUN && ALWAYS_LOAD_OPROM
197 help
Martin Roth0949e732021-10-01 14:28:22 -0600198 Always unconditionally run the option regardless of other
Aaron Durbin10510252018-01-30 10:04:02 -0700199 policies.
200
Patrick Rudolph647e34d2016-02-11 08:36:50 +0100201config ON_DEVICE_ROM_LOAD
202 bool "Load Option ROMs on PCI devices"
Peter Stugebe0ede42012-10-27 14:17:04 +0200203 default n if PAYLOAD_SEABIOS
204 default y if !PAYLOAD_SEABIOS
Nico Huber49d99fc2017-05-20 17:56:02 +0200205 depends on VGA_ROM_RUN
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700206 help
Nico Huber49d99fc2017-05-20 17:56:02 +0200207 Load Option ROMs stored on PCI/PCIe/AGP VGA devices in coreboot.
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700208
Peter Stugeb6fa47c2012-10-27 13:45:51 +0200209 If disabled, only Option ROMs stored in CBFS will be executed by
210 coreboot. If you are concerned about security, you might want to
211 disable this option, but it might leave your system in a state of
212 degraded functionality.
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700213
Peter Stugeb6fa47c2012-10-27 13:45:51 +0200214 When using a SeaBIOS payload it runs all option ROMs with much
215 more complete BIOS interrupt services available than coreboot,
216 which some option ROMs require in order to function correctly.
217
218 If unsure, say N when using SeaBIOS as payload, Y otherwise.
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700219
Patrick Georgi0588d192009-08-12 15:00:51 +0000220choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000221 prompt "Option ROM execution type"
Stefan Reinauer14be4d02010-01-31 21:46:12 +0000222 default PCI_OPTION_ROM_RUN_YABEL if !ARCH_X86
223 default PCI_OPTION_ROM_RUN_REALMODE if ARCH_X86
Arthur Heymans57f70a12018-12-20 10:27:19 +0100224 depends on VGA_ROM_RUN
Uwe Hermann168b11b2009-10-07 16:15:40 +0000225
226config PCI_OPTION_ROM_RUN_REALMODE
Stefan Reinauerd650e992010-02-22 04:33:13 +0000227 prompt "Native mode"
Uwe Hermann168b11b2009-10-07 16:15:40 +0000228 bool
Arthur Heymanse095c462022-11-12 16:21:03 +0100229 depends on ARCH_X86 && !ARCH_RAMSTAGE_X86_64
Myles Watson28412f52009-09-17 16:54:46 +0000230 help
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700231 If you select this option, PCI Option ROMs will be executed
Stefan Reinauer14be4d02010-01-31 21:46:12 +0000232 natively on the CPU in real mode. No CPU emulation is involved,
233 so this is the fastest, but also the least secure option.
234 (only works on x86/x64 systems)
Patrick Georgi0588d192009-08-12 15:00:51 +0000235
Stefan Reinauerd650e992010-02-22 04:33:13 +0000236config PCI_OPTION_ROM_RUN_YABEL
Uwe Hermann548dbe72010-02-22 16:41:49 +0000237 prompt "Secure mode"
Uwe Hermann168b11b2009-10-07 16:15:40 +0000238 bool
239 help
Stefan Reinauer14be4d02010-01-31 21:46:12 +0000240 If you select this option, the x86emu CPU emulator will be used to
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700241 execute PCI Option ROMs.
Uwe Hermann548dbe72010-02-22 16:41:49 +0000242
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700243 This option prevents Option ROMs from doing dirty tricks with the
Uwe Hermann548dbe72010-02-22 16:41:49 +0000244 system (such as installing SMM modules or hypervisors), but it is
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700245 also significantly slower than the native Option ROM initialization
Uwe Hermann548dbe72010-02-22 16:41:49 +0000246 method.
247
Stefan Reinauerd650e992010-02-22 04:33:13 +0000248 This is the default choice for non-x86 systems.
Uwe Hermann548dbe72010-02-22 16:41:49 +0000249
Patrick Georgi0588d192009-08-12 15:00:51 +0000250endchoice
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000251
Stefan Reinauer9a358532010-02-12 09:32:17 +0000252config YABEL_PCI_ACCESS_OTHER_DEVICES
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700253 prompt "Allow Option ROMs to access other devices"
Stefan Reinauer9a358532010-02-12 09:32:17 +0000254 bool
255 depends on PCI_OPTION_ROM_RUN_YABEL
256 help
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700257 Per default, YABEL only allows Option ROMs to access the PCI device
Stefan Reinauer9a358532010-02-12 09:32:17 +0000258 that they are associated with. However, this causes trouble for some
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700259 onboard graphics chips whose Option ROM needs to reconfigure the
Uwe Hermann548dbe72010-02-22 16:41:49 +0000260 north bridge.
Stefan Reinauer9a358532010-02-12 09:32:17 +0000261
Patrick Georgic4b2a1b2012-07-20 13:44:50 +0200262config YABEL_PCI_FAKE_WRITING_OTHER_DEVICES_CONFIG
263 prompt "Fake success on writing other device's config space"
264 bool
265 depends on YABEL_PCI_ACCESS_OTHER_DEVICES
266 help
267 By default, YABEL aborts when the Option ROM tries to write to other
268 devices' config spaces. With this option enabled, the write doesn't
269 follow through, but the Option ROM is allowed to go on.
270 This can create issues such as hanging Option ROMs (if it depends on
271 that other register changing to the written value), so test for
272 impact before using this option.
273
Stefan Reinauer9a358532010-02-12 09:32:17 +0000274config YABEL_VIRTMEM_LOCATION
275 prompt "Location of YABEL's virtual memory"
276 hex
Alexandru Gagniucfdbc1af2015-08-26 10:11:02 -0400277 depends on PCI_OPTION_ROM_RUN_YABEL
Stefan Reinauer9a358532010-02-12 09:32:17 +0000278 default 0x1000000
279 help
280 YABEL requires 1MB memory for its CPU emulation. This memory is
281 normally located at 16MB.
282
Stefan Reinauerd650e992010-02-22 04:33:13 +0000283config YABEL_DIRECTHW
Uwe Hermann548dbe72010-02-22 16:41:49 +0000284 prompt "Direct hardware access"
Stefan Reinauerd650e992010-02-22 04:33:13 +0000285 bool
Stefan Reinauer91f14232012-12-07 16:55:12 -0800286 depends on PCI_OPTION_ROM_RUN_YABEL && ARCH_X86
Myles Watsone6804952009-08-28 14:36:12 +0000287 help
Stefan Reinauerd650e992010-02-22 04:33:13 +0000288 YABEL consists of two parts: It uses x86emu for the CPU emulation and
Uwe Hermann548dbe72010-02-22 16:41:49 +0000289 additionally provides a PC system emulation that filters bad device
290 and memory access (such as PCI config space access to other devices
291 than the initialized one).
292
Stefan Reinauerd650e992010-02-22 04:33:13 +0000293 When choosing this option, x86emu will pass through all hardware
Uwe Hermann548dbe72010-02-22 16:41:49 +0000294 accesses to memory and I/O devices to the underlying memory and I/O
Stefan Reinauerafaa2572011-10-06 16:47:51 -0700295 addresses. While this option prevents Option ROMs from doing dirty
Stefan Reinauerd650e992010-02-22 04:33:13 +0000296 tricks with the CPU (such as installing SMM modules or hypervisors),
297 they can still access all devices in the system.
298 Enable this option for a good compromise between security and speed.
299
Stefan Reinauerabc0c852010-11-22 08:09:50 +0000300config MULTIPLE_VGA_ADAPTERS
Myles Watson28412f52009-09-17 16:54:46 +0000301 bool
302 default n
303
Nico Hubera2cf6862017-05-20 17:57:01 +0200304menu "Display"
305 depends on HAVE_VGA_TEXT_FRAMEBUFFER || HAVE_LINEAR_FRAMEBUFFER
306
307config FRAMEBUFFER_SET_VESA_MODE
308 prompt "Set framebuffer graphics resolution"
309 bool
Nico Huber7ebb0182019-07-22 18:17:40 +0200310 default y if CHROMEOS
Nico Hubera2cf6862017-05-20 17:57:01 +0200311 depends on PCI_OPTION_ROM_RUN_YABEL || PCI_OPTION_ROM_RUN_REALMODE
312 select HAVE_VBE_LINEAR_FRAMEBUFFER
313 help
314 Set VESA/native framebuffer mode (needed for bootsplash and graphical framebuffer console)
315
316if FRAMEBUFFER_SET_VESA_MODE
317
318choice
319 prompt "framebuffer graphics resolution"
Mike Banon749fe1e2019-02-23 21:43:05 +0300320 default FRAMEBUFFER_VESA_MODE_118
Nico Hubera2cf6862017-05-20 17:57:01 +0200321 help
322 This option sets the resolution used for the coreboot framebuffer (and
323 bootsplash screen).
324
325config FRAMEBUFFER_VESA_MODE_100
326 bool "640x400 256-color"
327
328config FRAMEBUFFER_VESA_MODE_101
329 bool "640x480 256-color"
330
331config FRAMEBUFFER_VESA_MODE_102
332 bool "800x600 16-color"
333
334config FRAMEBUFFER_VESA_MODE_103
335 bool "800x600 256-color"
336
337config FRAMEBUFFER_VESA_MODE_104
338 bool "1024x768 16-color"
339
340config FRAMEBUFFER_VESA_MODE_105
341 bool "1024x768 256-color"
342
343config FRAMEBUFFER_VESA_MODE_106
344 bool "1280x1024 16-color"
345
346config FRAMEBUFFER_VESA_MODE_107
347 bool "1280x1024 256-color"
348
349config FRAMEBUFFER_VESA_MODE_108
350 bool "80x60 text"
351
352config FRAMEBUFFER_VESA_MODE_109
353 bool "132x25 text"
354
355config FRAMEBUFFER_VESA_MODE_10A
356 bool "132x43 text"
357
358config FRAMEBUFFER_VESA_MODE_10B
359 bool "132x50 text"
360
361config FRAMEBUFFER_VESA_MODE_10C
362 bool "132x60 text"
363
364config FRAMEBUFFER_VESA_MODE_10D
365 bool "320x200 32k-color (1:5:5:5)"
366
367config FRAMEBUFFER_VESA_MODE_10E
368 bool "320x200 64k-color (5:6:5)"
369
370config FRAMEBUFFER_VESA_MODE_10F
371 bool "320x200 16.8M-color (8:8:8)"
372
373config FRAMEBUFFER_VESA_MODE_110
374 bool "640x480 32k-color (1:5:5:5)"
375
376config FRAMEBUFFER_VESA_MODE_111
377 bool "640x480 64k-color (5:6:5)"
378
379config FRAMEBUFFER_VESA_MODE_112
380 bool "640x480 16.8M-color (8:8:8)"
381
382config FRAMEBUFFER_VESA_MODE_113
383 bool "800x600 32k-color (1:5:5:5)"
384
385config FRAMEBUFFER_VESA_MODE_114
386 bool "800x600 64k-color (5:6:5)"
387
388config FRAMEBUFFER_VESA_MODE_115
389 bool "800x600 16.8M-color (8:8:8)"
390
391config FRAMEBUFFER_VESA_MODE_116
392 bool "1024x768 32k-color (1:5:5:5)"
393
394config FRAMEBUFFER_VESA_MODE_117
395 bool "1024x768 64k-color (5:6:5)"
396
397config FRAMEBUFFER_VESA_MODE_118
398 bool "1024x768 16.8M-color (8:8:8)"
399
400config FRAMEBUFFER_VESA_MODE_119
401 bool "1280x1024 32k-color (1:5:5:5)"
402
403config FRAMEBUFFER_VESA_MODE_11A
404 bool "1280x1024 64k-color (5:6:5)"
405
406config FRAMEBUFFER_VESA_MODE_11B
407 bool "1280x1024 16.8M-color (8:8:8)"
408
409config FRAMEBUFFER_VESA_MODE_USER
410 bool "Manually select VESA mode"
411
412endchoice
413
414# Map the config names to an integer (KB).
415config FRAMEBUFFER_VESA_MODE
416 prompt "VESA mode" if FRAMEBUFFER_VESA_MODE_USER
417 hex
418 default 0x100 if FRAMEBUFFER_VESA_MODE_100
419 default 0x101 if FRAMEBUFFER_VESA_MODE_101
420 default 0x102 if FRAMEBUFFER_VESA_MODE_102
421 default 0x103 if FRAMEBUFFER_VESA_MODE_103
422 default 0x104 if FRAMEBUFFER_VESA_MODE_104
423 default 0x105 if FRAMEBUFFER_VESA_MODE_105
424 default 0x106 if FRAMEBUFFER_VESA_MODE_106
425 default 0x107 if FRAMEBUFFER_VESA_MODE_107
426 default 0x108 if FRAMEBUFFER_VESA_MODE_108
427 default 0x109 if FRAMEBUFFER_VESA_MODE_109
428 default 0x10A if FRAMEBUFFER_VESA_MODE_10A
429 default 0x10B if FRAMEBUFFER_VESA_MODE_10B
430 default 0x10C if FRAMEBUFFER_VESA_MODE_10C
431 default 0x10D if FRAMEBUFFER_VESA_MODE_10D
432 default 0x10E if FRAMEBUFFER_VESA_MODE_10E
433 default 0x10F if FRAMEBUFFER_VESA_MODE_10F
434 default 0x110 if FRAMEBUFFER_VESA_MODE_110
435 default 0x111 if FRAMEBUFFER_VESA_MODE_111
436 default 0x112 if FRAMEBUFFER_VESA_MODE_112
437 default 0x113 if FRAMEBUFFER_VESA_MODE_113
438 default 0x114 if FRAMEBUFFER_VESA_MODE_114
439 default 0x115 if FRAMEBUFFER_VESA_MODE_115
440 default 0x116 if FRAMEBUFFER_VESA_MODE_116
441 default 0x117 if FRAMEBUFFER_VESA_MODE_117
442 default 0x118 if FRAMEBUFFER_VESA_MODE_118
443 default 0x119 if FRAMEBUFFER_VESA_MODE_119
444 default 0x11A if FRAMEBUFFER_VESA_MODE_11A
445 default 0x11B if FRAMEBUFFER_VESA_MODE_11B
Mike Banon749fe1e2019-02-23 21:43:05 +0300446 default 0x118 if FRAMEBUFFER_VESA_MODE_USER
Nico Hubera2cf6862017-05-20 17:57:01 +0200447endif # FRAMEBUFFER_SET_VESA_MODE
448
Angel Pons4cb2f762020-06-16 19:49:53 +0200449config WANT_LINEAR_FRAMEBUFFER
450 bool
451 default y if CHROMEOS
Sean Rhodes38c99b52022-07-13 10:11:44 +0100452 default y if PAYLOAD_EDK2
Nicholas Chin8d885572021-08-28 09:40:41 -0600453 default y if COREDOOM_SECONDARY_PAYLOAD
Angel Pons4cb2f762020-06-16 19:49:53 +0200454
Nico Hubera2cf6862017-05-20 17:57:01 +0200455choice
456 prompt "Framebuffer mode"
Angel Pons4cb2f762020-06-16 19:49:53 +0200457 default VBE_LINEAR_FRAMEBUFFER if HAVE_VBE_LINEAR_FRAMEBUFFER && WANT_LINEAR_FRAMEBUFFER
458 default GENERIC_LINEAR_FRAMEBUFFER if HAVE_LINEAR_FRAMEBUFFER && WANT_LINEAR_FRAMEBUFFER
Nico Hubera2cf6862017-05-20 17:57:01 +0200459 default VGA_TEXT_FRAMEBUFFER
460
461config VGA_TEXT_FRAMEBUFFER
462 bool "Legacy VGA text mode"
463 depends on HAVE_VGA_TEXT_FRAMEBUFFER
464 help
465 If this option is enabled, coreboot will initialize graphics in
466 legacy VGA text mode or, if a VGA BIOS is used and a VESA mode set,
467 switch to text mode before handing control to a payload.
468
469config VBE_LINEAR_FRAMEBUFFER
470 bool "VESA framebuffer"
471 depends on HAVE_VBE_LINEAR_FRAMEBUFFER
472 help
473 This option keeps the framebuffer mode set after coreboot finishes
474 execution. If this option is enabled, coreboot will pass a
475 framebuffer entry in its coreboot table and the payload will need a
476 compatible driver.
477
478config GENERIC_LINEAR_FRAMEBUFFER
479 bool "Linear \"high-resolution\" framebuffer"
480 depends on HAVE_LINEAR_FRAMEBUFFER
481 help
482 This option enables a high-resolution, linear framebuffer. If this
483 option is enabled, coreboot will pass a framebuffer entry in its
484 coreboot table and the payload will need a compatible driver.
485
486endchoice
487
488# Workaround to have LINEAR_FRAMEBUFFER set in both cases
489# VBE_LINEAR_FRAMEBUFFER and GENERIC_LINEAR_FRAMEBUFFER.
490# `kconfig_lint` doesn't let us use the same name with
491# different texts in the choice above.
492config LINEAR_FRAMEBUFFER
493 def_bool y
494 depends on VBE_LINEAR_FRAMEBUFFER || GENERIC_LINEAR_FRAMEBUFFER
495
Johanna Schanderc544a852019-07-28 09:28:33 +0200496config BOOTSPLASH
497 prompt "Show graphical bootsplash"
498 bool
499 depends on LINEAR_FRAMEBUFFER
500 help
501 This option shows a graphical bootsplash screen. The graphics are
502 loaded from the CBFS file bootsplash.jpg.
503
504 You can either specify the location and file name of the
505 image in the 'General' section or add it manually to CBFS, using,
506 for example, cbfstool.
507
Nico Huber2bc892c2019-01-01 22:28:47 +0100508config LINEAR_FRAMEBUFFER_MAX_WIDTH
509 int "Maximum width in pixels"
510 depends on LINEAR_FRAMEBUFFER && MAINBOARD_USE_LIBGFXINIT
Matt DeVillierd14461f2022-12-05 09:45:19 -0600511 default 2560 if SYSTEM_TYPE_LAPTOP
512 default 3840
Nico Huber2bc892c2019-01-01 22:28:47 +0100513 help
514 Set the maximum width of the framebuffer. This may help with
515 default fonts too tiny for high-resolution displays.
516
517config LINEAR_FRAMEBUFFER_MAX_HEIGHT
518 int "Maximum height in pixels"
519 depends on LINEAR_FRAMEBUFFER && MAINBOARD_USE_LIBGFXINIT
Matt DeVillierd14461f2022-12-05 09:45:19 -0600520 default 1600 if SYSTEM_TYPE_LAPTOP
521 default 2160
Nico Huber2bc892c2019-01-01 22:28:47 +0100522 help
523 Set the maximum height of the framebuffer. This may help with
524 default fonts too tiny for high-resolution displays.
525
Nico Hubera2cf6862017-05-20 17:57:01 +0200526endmenu # "Display"
527
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800528config PCI
529 bool
530 default n
531
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200532if PCI
533
Shelley Chen4e9bb332021-10-20 15:43:45 -0700534config NO_ECAM_MMCONF_SUPPORT
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200535 bool
Kyösti Mälkki3d15e102016-11-29 16:46:56 +0200536 default n
Shelley Chen4e9bb332021-10-20 15:43:45 -0700537 help
538 Disable the use of the Enhanced Configuration
539 Access mechanism (ECAM) method for accessing PCI config
540 address space.
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200541
Shelley Chen4e9bb332021-10-20 15:43:45 -0700542config ECAM_MMCONF_SUPPORT
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200543 bool
Shelley Chen4e9bb332021-10-20 15:43:45 -0700544 default !NO_ECAM_MMCONF_SUPPORT
545 help
546 Enable the use of the Enhanced Configuration
547 Access mechanism (ECAM) method for accessing PCI config
548 address space.
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200549
Ronald G. Minnich876d7e92009-08-28 14:23:38 +0000550config PCIX_PLUGIN_SUPPORT
551 bool
Myles Watsoned035562009-09-22 21:29:32 +0000552 default y
Ronald G. Minnich876d7e92009-08-28 14:23:38 +0000553
Ronald G. Minnich876d7e92009-08-28 14:23:38 +0000554config CARDBUS_PLUGIN_SUPPORT
555 bool
Myles Watsoned035562009-09-22 21:29:32 +0000556 default y
Duncan Laurie90dcdd42011-10-25 14:15:11 -0700557
Andrew Wub7bb70d2013-08-12 20:07:47 +0800558config AZALIA_PLUGIN_SUPPORT
559 bool
Andrew Wub7bb70d2013-08-12 20:07:47 +0800560 default n
561
Angel Ponsb922cbb2021-03-22 14:21:28 +0100562config AZALIA_LOCK_DOWN_R_WO_GCAP
563 def_bool n
564 depends on AZALIA_PLUGIN_SUPPORT
565 help
566 The GCAP register is implemented as R/WO (Read / Write Once) on some
567 HD Audio controllers, such as Intel 6-series PCHs. Select this option
568 to lock down the GCAP register after deasserting the controller reset
569 bit. Locking is done by reading GCAP and writing back the read value.
570
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200571config PCIEXP_PLUGIN_SUPPORT
572 bool
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200573 default y
574
Shelley Chen4e9bb332021-10-20 15:43:45 -0700575config ECAM_MMCONF_BASE_ADDRESS
Angel Pons7d638782021-01-28 12:51:11 +0100576 hex
Shelley Chen4e9bb332021-10-20 15:43:45 -0700577 depends on ECAM_MMCONF_SUPPORT
Angel Pons7d638782021-01-28 12:51:11 +0100578
Shelley Chen4e9bb332021-10-20 15:43:45 -0700579config ECAM_MMCONF_BUS_NUMBER
Angel Pons7d638782021-01-28 12:51:11 +0100580 int
Shelley Chen4e9bb332021-10-20 15:43:45 -0700581 depends on ECAM_MMCONF_SUPPORT
Angel Pons7d638782021-01-28 12:51:11 +0100582
Shelley Chen4e9bb332021-10-20 15:43:45 -0700583config ECAM_MMCONF_LENGTH
Angel Pons50632872021-01-28 13:04:06 +0100584 hex
Shelley Chen4e9bb332021-10-20 15:43:45 -0700585 depends on ECAM_MMCONF_SUPPORT
586 default 0x04000000 if ECAM_MMCONF_BUS_NUMBER = 64
587 default 0x08000000 if ECAM_MMCONF_BUS_NUMBER = 128
588 default 0x10000000 if ECAM_MMCONF_BUS_NUMBER = 256
Angel Pons50632872021-01-28 13:04:06 +0100589 default 0x0
590
Felix Singere4a7d9f2020-06-15 15:00:56 +0200591config PCI_ALLOW_BUS_MASTER
Felix Singer05b883e2020-10-13 15:12:01 +0200592 bool "Allow coreboot to set optional PCI bus master bits"
Felix Singere4a7d9f2020-06-15 15:00:56 +0200593 default y
594 help
595 For security reasons, bus mastering should be enabled as late as
596 possible. In coreboot, it's usually not necessary and payloads
597 should only enable it for devices they use. Since not all payloads
598 enable bus mastering properly yet, this option gives some sort of
599 "backwards compatibility" and is enabled by default to keep the
600 traditional behaviour for now. This is currently necessary, for
601 instance, for libpayload based payloads as the drivers don't enable
602 bus mastering for PCI bridges.
603
Felix Singer3d9fa082020-09-07 13:57:49 +0200604if PCI_ALLOW_BUS_MASTER
605
Felix Singer205b53e2020-09-07 15:21:21 +0200606config PCI_SET_BUS_MASTER_PCI_BRIDGES
607 bool "PCI bridges"
608 default y
609 help
610 Let coreboot configure bus mastering for PCI bridges. Enabling bus
611 mastering for a PCI bridge also allows it to forward requests from
612 downstream devices. Currently, payloads ignore this and only enable
613 bus mastering for the downstream device. Hence, this option is needed
614 for compatibility until payloads are fixed.
615
Felix Singer3d9fa082020-09-07 13:57:49 +0200616config PCI_ALLOW_BUS_MASTER_ANY_DEVICE
617 bool "Any devices"
618 default y
Felix Singer205b53e2020-09-07 15:21:21 +0200619 select PCI_SET_BUS_MASTER_PCI_BRIDGES
Felix Singer3d9fa082020-09-07 13:57:49 +0200620 help
621 Allow coreboot to enable PCI bus mastering for any device. The actual
622 selection of devices depends on the various PCI drivers in coreboot.
623
624endif # PCI_ALLOW_BUS_MASTER
625
Kyösti Mälkki6f66f412016-12-01 22:08:18 +0200626endif # PCI
627
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200628if PCIEXP_PLUGIN_SUPPORT
629
Duncan Laurie90dcdd42011-10-25 14:15:11 -0700630config PCIEXP_COMMON_CLOCK
631 prompt "Enable PCIe Common Clock"
632 bool
633 default n
634 help
635 Detect and enable Common Clock on PCIe links.
636
637config PCIEXP_ASPM
638 prompt "Enable PCIe ASPM"
639 bool
640 default n
641 help
Jonathan Neuschäfer8c50e682016-12-27 16:31:28 +0100642 Detect and enable ASPM (Active State Power Management) on PCIe links.
Stefan Reinauer95a63962012-11-13 17:00:01 -0800643
Kane Chen18cb1342014-10-01 11:13:54 +0800644config PCIEXP_CLK_PM
645 prompt "Enable PCIe Clock Power Management"
646 bool
Kane Chen18cb1342014-10-01 11:13:54 +0800647 default n
648 help
649 Detect and enable Clock Power Management on PCIe.
650
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200651config PCIEXP_L1_SUB_STATE
652 prompt "Enable PCIe ASPM L1 SubState"
653 bool
Shelley Chen4e9bb332021-10-20 15:43:45 -0700654 depends on (ECAM_MMCONF_SUPPORT || PCI_IO_CFG_EXT)
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200655 default n
656 help
657 Detect and enable ASPM on PCIe links.
658
Tim Wawrzynczak8c93fed2022-01-13 16:45:07 -0700659config PCIEXP_SUPPORT_RESIZABLE_BARS
660 prompt "Support PCIe Resizable BARs"
661 bool
662 depends on (ECAM_MMCONF_SUPPORT || PCI_IO_CFG_EXT)
663 default n
664 help
665 When enabled, this will check PCIe devices for Resizable BAR support,
666 and if found, will use this to discover the preferred BAR sizes of
667 the device in preference over the traditional moving bits method. The
668 amount of address space given out to devices in this manner (since
669 it can range up to 8 EB) can be limited with the
670 PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS Kconfig setting below.
671
672if PCIEXP_SUPPORT_RESIZABLE_BARS
673
674config PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS
675 int "Bits of address space to give to Resizable BARs"
676 range 20 63 # 1 MiB - 8 EiB
677 default 29 # 512 MiB
678 help
679 This is the maximum number of bits of address space to allocate for
680 PCIe devices with resizable BARs. For instance, if a device requests
681 30 bits of address space (1 GiB), but this field is set to 29, then
682 the device will only be allocated 29 bits worth of address space (512
683 MiB). Valid values range from 20 (1 MiB) to 63 (8 EiB); these come
684 from the Resizable BAR portion of the PCIe spec (7.8.6).
685
686endif # PCIEXP_SUPPORT_RESIZABLE_BARS
687
Wilson Chouc8a86952022-08-29 02:08:24 +0000688config PCIEXP_LANE_ERR_STAT_CLEAR
689 prompt "Enable Clear PCIe Lane Error Status"
690 bool
691 default n
692 help
693 Clear the PCIe Lane Error Status at the end of link training.
694
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600695config PCIEXP_HOTPLUG
696 prompt "Enable PCIe Hotplug Support"
697 bool
698 default n
699 help
700 Allocate resources for PCIe hotplug bridges
701
702if PCIEXP_HOTPLUG
703
704config PCIEXP_HOTPLUG_BUSES
705 int "PCI Express Hotplug Buses"
Arthur Heymanscaf27ad2023-04-26 09:41:54 +0200706 default 8
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600707 help
708 This is the number of buses allocated for hotplug PCI express
Arthur Heymanscaf27ad2023-04-26 09:41:54 +0200709 bridges, for use by hotplugged child devices. The default is 8
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600710 buses.
711
712config PCIEXP_HOTPLUG_MEM
713 hex "PCI Express Hotplug Memory"
714 default 0x800000
715 help
716 This is the amount of memory space, in bytes, to allocate to
717 hotplug PCI express bridges, for use by hotplugged child devices.
718 This size should be page-aligned. The default is 8 MiB.
719
720config PCIEXP_HOTPLUG_PREFETCH_MEM
721 hex "PCI Express Hotplug Prefetch Memory"
722 default 0x10000000
723 help
724 This is the amount of pre-fetchable memory space, in bytes, to
725 allocate to hot-plug PCI express bridges, for use by hotplugged
726 child devices. This size should be page-aligned. The default is
727 256 MiB.
728
Furquan Shaikh32f385e2020-05-15 23:35:00 -0700729config PCIEXP_HOTPLUG_PREFETCH_MEM_ABOVE_4G
730 bool
Furquan Shaikh32f385e2020-05-15 23:35:00 -0700731 default y if !PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G
732 default n
733 help
734 This enables prefetch memory allocation above 4G boundary for the
735 hotplug resources.
736
737config PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G
738 bool "PCI Express Hotplug Prefetch Memory Allocation below 4G boundary"
739 default n
740 help
741 This enables prefetch memory allocation below 4G boundary for the
742 hotplug resources.
743
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600744config PCIEXP_HOTPLUG_IO
745 hex "PCI Express Hotplug I/O Space"
Arthur Heymanscaf27ad2023-04-26 09:41:54 +0200746 default 0x800
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600747 help
748 This is the amount of I/O space to allocate to hot-plug PCI
749 express bridges, for use by hotplugged child devices. The default
Arthur Heymanscaf27ad2023-04-26 09:41:54 +0200750 is 2 KiB.
Jeremy Sollercf2ac542019-10-09 21:40:36 -0600751
752endif # PCIEXP_HOTPLUG
753
Kyösti Mälkki91bfa8e2016-11-20 20:39:56 +0200754endif # PCIEXP_PLUGIN_SUPPORT
755
Martin Rothf3a67292023-01-10 09:58:46 -0700756config DEFAULT_SOFTWARE_CONNECTION_MANAGER
757 bool
758 help
759 select to default to using the Software Connection Manager
760
Sean Rhodes060df172022-05-21 10:39:27 +0100761choice
762 prompt "Connection Manager"
Martin Rothf3a67292023-01-10 09:58:46 -0700763 default SOFTWARE_CONNECTION_MANAGER if DEFAULT_SOFTWARE_CONNECTION_MANAGER
Sean Rhodes060df172022-05-21 10:39:27 +0100764 default FIRMWARE_CONNECTION_MANAGER
765 help
766 Software Connection Manager doesn't work with Linux 5.13 or later,
767 resulting in TBT ports timing out. Firmware Connection Manager works
768 correctly.
769
770 Linux patch:
771 torvalds/linux@c6da62a
772 c6da62a219d028de10f2e22e93a34c7ee2b88d03
773
774config FIRMWARE_CONNECTION_MANAGER
775 bool "Firmware Connection Manager"
776 help
777 Disable SCM so that FCM can be used
778
779config SOFTWARE_CONNECTION_MANAGER
780 bool "Software Connection Manager"
781 help
782 Enable SCM so it's used instead of FCM.
783
784endchoice
785
Kyösti Mälkki4c686f22014-02-14 12:45:09 +0200786config EARLY_PCI_BRIDGE
787 bool "Early PCI bridge"
788 depends on PCI
789 default n
790 help
791 While coreboot is executing code from ROM, the coreboot resource
792 allocator has not been running yet. Hence PCI devices living behind
793 a bridge are not yet visible to the system.
794
795 This option enables static configuration for a single pre-defined
796 PCI bridge function on bus 0.
797
798if EARLY_PCI_BRIDGE
799
800config EARLY_PCI_BRIDGE_DEVICE
801 hex "bridge device"
802 default 0x0
803
804config EARLY_PCI_BRIDGE_FUNCTION
805 hex "bridge function"
806 default 0x0
807
808config EARLY_PCI_MMIO_BASE
809 hex "MMIO window base"
810 default 0x0
811
812endif # EARLY_PCI_BRIDGE
813
Stefan Reinauer58470e32014-10-17 13:08:36 +0200814config SUBSYSTEM_VENDOR_ID
815 hex "Override PCI Subsystem Vendor ID"
816 depends on PCI
Martin Roth3b878122016-09-30 14:43:01 -0600817 default 0x0000
Stefan Reinauer58470e32014-10-17 13:08:36 +0200818 help
819 This config option will override the devicetree settings for
820 PCI Subsystem Vendor ID.
Stefan Reinauer95a63962012-11-13 17:00:01 -0800821
Michael Niewöhnere0d749c2020-09-18 03:12:00 +0200822 Note: This option is not meant for a board's Kconfig; use the
823 devicetree setting `subsystemid` instead.
824
Stefan Reinauer58470e32014-10-17 13:08:36 +0200825config SUBSYSTEM_DEVICE_ID
826 hex "Override PCI Subsystem Device ID"
827 depends on PCI
Martin Roth3b878122016-09-30 14:43:01 -0600828 default 0x0000
Stefan Reinauer58470e32014-10-17 13:08:36 +0200829 help
830 This config option will override the devicetree settings for
831 PCI Subsystem Device ID.
Stefan Reinauer95a63962012-11-13 17:00:01 -0800832
Michael Niewöhnere0d749c2020-09-18 03:12:00 +0200833 Note: This option is not meant for a board's Kconfig; use the
834 devicetree setting `subsystemid` instead.
835
Stefan Reinauer95a63962012-11-13 17:00:01 -0800836config VGA_BIOS
837 bool "Add a VGA BIOS image"
Vladimir Serbinenkod51a0892016-03-04 09:20:20 +0100838 depends on ARCH_X86
Subrata Banikaf039362020-12-30 16:09:56 +0530839 select VGA_ROM_RUN_DEFAULT
Stefan Reinauer95a63962012-11-13 17:00:01 -0800840 help
841 Select this option if you have a VGA BIOS image that you would
842 like to add to your ROM.
843
844 You will be able to specify the location and file name of the
845 image later.
846
847config VGA_BIOS_FILE
848 string "VGA BIOS path and filename"
849 depends on VGA_BIOS
850 default "vgabios.bin"
851 help
852 The path and filename of the file to use as VGA BIOS.
853
854config VGA_BIOS_ID
855 string "VGA device PCI IDs"
856 depends on VGA_BIOS
857 default "1106,3230"
858 help
Martin Rotha616a4b2020-01-21 09:28:40 -0700859 The comma-separated PCI vendor and device ID with optional revision if that
860 feature is enabled that would associate your vBIOS to your video card.
Stefan Reinauer95a63962012-11-13 17:00:01 -0800861
Martin Rotha616a4b2020-01-21 09:28:40 -0700862 Example: 1106,3230 or 1106,3230,a3
Stefan Reinauer95a63962012-11-13 17:00:01 -0800863
864 In the above example 1106 is the PCI vendor ID (in hex, but without
865 the "0x" prefix) and 3230 specifies the PCI device ID of the
Martin Rotha616a4b2020-01-21 09:28:40 -0700866 video card (also in hex, without "0x" prefix). a3 specifies the revision.
Stefan Reinauer95a63962012-11-13 17:00:01 -0800867
Felix Held337deb62023-03-08 18:16:56 +0100868 This ID needs to match the PCI VID and DID in the VGA BIOS file's
869 header and also needs to match the value returned by map_oprom_vendev
870 or map_oprom_vendev_rev if the remapping feature is used.
871
Daniele Forsif2fb7d92014-07-17 11:59:41 +0200872 Under GNU/Linux you can run `lspci -nn` to list the IDs of your PCI devices.
873
Martin Roth4cc2cac2019-12-06 19:11:08 -0700874config VGA_BIOS_SECOND
875 bool "Add a 2nd video BIOS image"
876 depends on ARCH_X86 && VGA_BIOS
877 help
878 Select this option if you have a 2nd video BIOS image that you would
879 like to add to your ROM.
880
881config VGA_BIOS_SECOND_FILE
882 string "2nd video BIOS path and filename"
883 depends on VGA_BIOS_SECOND
884 default "vbios2.bin"
885 help
886 The path and filename of the file to use as video BIOS.
887
888config VGA_BIOS_SECOND_ID
889 string "Graphics device PCI IDs"
890 depends on VGA_BIOS_SECOND
891 help
Martin Rotha616a4b2020-01-21 09:28:40 -0700892 The comma-separated PCI vendor and device ID with optional revision if that
893 feature is enabled that would associate your vBIOS to your video card.
Martin Roth4cc2cac2019-12-06 19:11:08 -0700894
Martin Rotha616a4b2020-01-21 09:28:40 -0700895 Example: 1106,3230 or 1106,3230,a3
Martin Roth4cc2cac2019-12-06 19:11:08 -0700896
897 In the above example 1106 is the PCI vendor ID (in hex, but without
898 the "0x" prefix) and 3230 specifies the PCI device ID of the
Martin Rotha616a4b2020-01-21 09:28:40 -0700899 video card (also in hex, without "0x" prefix). a3 specifies the revision.
Martin Roth4cc2cac2019-12-06 19:11:08 -0700900
901 Under GNU/Linux you can run `lspci -nn` to list the IDs of your PCI devices.
902
Martin Rotha616a4b2020-01-21 09:28:40 -0700903config CHECK_REV_IN_OPROM_NAME
904 def_bool n
905 help
906 Select this in the platform BIOS or chipset if the option rom has a revision
907 that needs to be checked when searching CBFS.
908
Mike Banon0f8547e2019-02-17 19:51:53 +0300909config VGA_BIOS_DGPU
910 bool "Add a discrete VGA BIOS image"
911 depends on VGA_BIOS
912 help
913 Select this option if you have a VGA BIOS image for discrete GPU
914 that you would like to add to your ROM.
915
916 You will be able to specify the location and file name of the
917 image later.
918
919config VGA_BIOS_DGPU_FILE
920 string "Discrete VGA BIOS path and filename"
921 depends on VGA_BIOS_DGPU
922 default "vgabios_dgpu.bin"
923 help
924 The path and filename of the file to use as VGA BIOS for discrete GPU.
925
926config VGA_BIOS_DGPU_ID
927 string "Discrete VGA device PCI IDs"
928 depends on VGA_BIOS_DGPU
929 default "1002,6663"
930 help
931 The comma-separated PCI vendor and device ID that would associate
932 your VGA BIOS to your discrete video card.
933
934 Examples:
935 1002,6663 for HD 8570M
936 1002,6665 for R5 M230
937
938 In the above examples 1002 is the PCI vendor ID (in hex, but without
939 the "0x" prefix) and 6663 / 6665 specifies the PCI device ID of the
940 discrete video card (also in hex, without "0x" prefix).
941
942 Under GNU/Linux you can run `lspci -nn` to list the IDs of your PCI devices.
943
Nico Huber29cc3312018-06-06 17:40:02 +0200944config INTEL_GMA_HAVE_VBT
Arthur Heymans7225a362018-05-28 21:09:21 +0200945 bool
946 help
947 Select this in the mainboard Kconfig to indicate the board has
948 a data.vbt file.
949
Nico Huber29cc3312018-06-06 17:40:02 +0200950config INTEL_GMA_ADD_VBT
Patrick Rudolph4c170982017-07-17 19:53:56 +0200951 depends on SOC_INTEL_COMMON || CPU_INTEL_COMMON
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100952 bool "Add a Video BIOS Table (VBT) binary to CBFS"
Nico Huber29cc3312018-06-06 17:40:02 +0200953 default y if INTEL_GMA_HAVE_VBT
Patrick Rudolph4c170982017-07-17 19:53:56 +0200954 help
955 Add a VBT data file to CBFS. The VBT describes the integrated
956 GPU and connections, and is needed by the GOP driver integrated into
957 FSP and the OS driver in order to initialize the display.
958
959config INTEL_GMA_VBT_FILE
960 string "VBT binary path and filename"
Nico Huber29cc3312018-06-06 17:40:02 +0200961 depends on INTEL_GMA_ADD_VBT
Patrick Georgib8fba862020-06-17 21:06:53 +0200962 default "src/mainboard/\$(MAINBOARDDIR)/variants/\$(VARIANT_DIR)/data.vbt" \
Nico Huber29cc3312018-06-06 17:40:02 +0200963 if INTEL_GMA_HAVE_VBT && VARIANT_DIR != ""
Patrick Georgib8fba862020-06-17 21:06:53 +0200964 default "src/mainboard/\$(MAINBOARDDIR)/data.vbt" if INTEL_GMA_HAVE_VBT
965 default "3rdparty/blobs/mainboard/\$(MAINBOARDDIR)/vbt.bin"
Patrick Rudolph4c170982017-07-17 19:53:56 +0200966 help
967 The path and filename of the VBT binary.
968
Julius Werner37d7ac82014-05-05 18:03:46 -0700969config SOFTWARE_I2C
970 bool "Enable I2C controller emulation in software"
971 default n
972 help
973 This config option will enable code to override the i2c_transfer
974 routine with a (simple) software emulation of the protocol. This may
975 be useful for debugging or on platforms where a driver for the real
976 I2C controller is not (yet) available. The platform code needs to
977 provide bindings to manually toggle I2C lines.
Kyösti Mälkkia91e1e62014-12-31 10:36:08 +0200978
Jes Klinke19baa9d2022-02-22 16:00:09 -0800979config I2C_TRANSFER_TIMEOUT_US
980 int "I2C transfer timeout in microseconds"
981 default 500000
982 help
983 Timeout for a read/write transfers on the I2C bus, that is, the
984 maximum time a device could stretch clock bits before the transfer
985 is aborted and an error returned.
986
Nico Huber526c6422020-05-25 00:03:14 +0200987config RESOURCE_ALLOCATION_TOP_DOWN
Nico Huber38aafa32022-09-04 22:20:21 +0200988 bool "Allocate resources from top down"
Nico Huber21ddf552022-09-04 21:58:03 +0200989 default n
Nico Huber21ddf552022-09-04 21:58:03 +0200990 help
991 Should be the default, but many platforms don't report resources
992 correctly. Hence, the allocator might cause conflicts.
Nico Huber526c6422020-05-25 00:03:14 +0200993
Raul E Rangela5b7ddf2020-05-29 17:16:20 -0600994config XHCI_UTILS
995 def_bool n
996 help
997 Provides xHCI utility functions.
998
Sean Rhodesaa8c6a22023-04-13 12:15:38 +0100999config D3COLD_SUPPORT
1000 bool
1001 default y
1002 help
1003 Enable this option if all devices on your system support the
1004 D3Cold power management state. The D3Cold state is a low-power
1005 state where the device has been powered down and is no longer
1006 able to maintain its context. This state can help reduce
1007 overall system power consumption, which can be beneficial for
1008 energy savings and thermal management.
1009
1010 Please note that enabling D3Cold support may break system
1011 suspend-to-RAM (S3) functionality.
1012
Martin Rotha666af72022-10-29 13:27:22 -06001013source "src/device/dram/Kconfig"
1014
Stefan Reinauer95a63962012-11-13 17:00:01 -08001015endmenu