blob: 7a63b5b7158bbca8e7853d9b7dcf1db5b40249fa [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
Lee Leahy32471722015-04-20 15:20:28 -07005 * Copyright (C) 2015 Intel Corp.
Lee Leahy77ff0b12015-05-05 15:07:29 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahy77ff0b12015-05-05 15:07:29 -070015 */
16
Lee Leahy32471722015-04-20 15:20:28 -070017#include <chip.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070018#include <console/console.h>
19#include <device/device.h>
20#include <device/pci.h>
Aaron Durbin789f2b62015-09-09 17:05:06 -050021#include <fsp/util.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070022#include <soc/pci_devs.h>
23#include <soc/ramstage.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070024
Elyes HAOUASb13fac32018-05-24 22:29:44 +020025static void pci_domain_set_resources(struct device *dev)
Lee Leahy77ff0b12015-05-05 15:07:29 -070026{
Elyes HAOUASa342f392018-10-17 10:56:26 +020027 printk(BIOS_SPEW, "%s/%s (%s)\n",
Lee Leahy32471722015-04-20 15:20:28 -070028 __FILE__, __func__, dev_name(dev));
Lee Leahy77ff0b12015-05-05 15:07:29 -070029 assign_resources(dev->link_list);
30}
31
32static struct device_operations pci_domain_ops = {
33 .read_resources = pci_domain_read_resources,
34 .set_resources = pci_domain_set_resources,
35 .enable_resources = NULL,
36 .init = NULL,
37 .scan_bus = pci_domain_scan_bus,
Lee Leahy77ff0b12015-05-05 15:07:29 -070038};
39
Elyes HAOUASb13fac32018-05-24 22:29:44 +020040static void cpu_bus_noop(struct device *dev) { }
Lee Leahy32471722015-04-20 15:20:28 -070041
Lee Leahy77ff0b12015-05-05 15:07:29 -070042static struct device_operations cpu_bus_ops = {
Lee Leahy32471722015-04-20 15:20:28 -070043 .read_resources = cpu_bus_noop,
44 .set_resources = cpu_bus_noop,
45 .enable_resources = cpu_bus_noop,
46 .init = soc_init_cpus
Lee Leahy77ff0b12015-05-05 15:07:29 -070047};
48
49
Elyes HAOUASb13fac32018-05-24 22:29:44 +020050static void enable_dev(struct device *dev)
Lee Leahy77ff0b12015-05-05 15:07:29 -070051{
Elyes HAOUASa342f392018-10-17 10:56:26 +020052 printk(BIOS_SPEW, "----------\n%s/%s (%s), type: %d\n",
Lee Leahy32471722015-04-20 15:20:28 -070053 __FILE__, __func__,
54 dev_name(dev), dev->path.type);
55 printk(BIOS_SPEW, "vendor: 0x%04x. device: 0x%04x\n",
56 pci_read_config16(dev, PCI_VENDOR_ID),
57 pci_read_config16(dev, PCI_DEVICE_ID));
58 printk(BIOS_SPEW, "class: 0x%02x %s\n"
59 "subclass: 0x%02x %s\n"
60 "prog: 0x%02x\n"
61 "revision: 0x%02x\n",
62 pci_read_config16(dev, PCI_CLASS_DEVICE) >> 8,
63 get_pci_class_name(dev),
64 pci_read_config16(dev, PCI_CLASS_DEVICE) & 0xff,
65 get_pci_subclass_name(dev),
66 pci_read_config8(dev, PCI_CLASS_PROG),
67 pci_read_config8(dev, PCI_REVISION_ID));
68
Lee Leahy77ff0b12015-05-05 15:07:29 -070069 /* Set the operations if it is a special bus type */
70 if (dev->path.type == DEVICE_PATH_DOMAIN) {
71 dev->ops = &pci_domain_ops;
72 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
73 dev->ops = &cpu_bus_ops;
74 } else if (dev->path.type == DEVICE_PATH_PCI) {
75 /* Handle south cluster enablement. */
76 if (PCI_SLOT(dev->path.pci.devfn) > GFX_DEV &&
77 (dev->ops == NULL || dev->ops->enable == NULL)) {
78 southcluster_enable_dev(dev);
79 }
80 }
81}
82
Aaron Durbin64031672018-04-21 14:45:32 -060083__weak void board_silicon_USB2_override(SILICON_INIT_UPD *params)
Matt DeVillier2c8ac222017-08-26 04:53:35 -050084{
85}
86
Lee Leahy32471722015-04-20 15:20:28 -070087void soc_silicon_init_params(SILICON_INIT_UPD *params)
88{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030089 struct device *dev = pcidev_on_root(LPC_DEV, LPC_FUNC);
Ravi Sarawadid077b582015-09-09 14:12:16 -070090 struct soc_intel_braswell_config *config;
91
92 if (!dev) {
93 printk(BIOS_ERR,
94 "Error! Device (%s) not found, "
95 "soc_silicon_init_params!\n", dev_path(dev));
96 return;
97 }
98
99 config = dev->chip_info;
Lee Leahy32471722015-04-20 15:20:28 -0700100
101 /* Set the parameters for SiliconInit */
102 printk(BIOS_DEBUG, "Updating UPD values for SiliconInit\n");
103 params->PcdSdcardMode = config->PcdSdcardMode;
104 params->PcdEnableHsuart0 = config->PcdEnableHsuart0;
105 params->PcdEnableHsuart1 = config->PcdEnableHsuart1;
106 params->PcdEnableAzalia = config->PcdEnableAzalia;
Lee Leahy32471722015-04-20 15:20:28 -0700107 params->PcdEnableSata = config->PcdEnableSata;
108 params->PcdEnableXhci = config->PcdEnableXhci;
109 params->PcdEnableLpe = config->PcdEnableLpe;
110 params->PcdEnableDma0 = config->PcdEnableDma0;
111 params->PcdEnableDma1 = config->PcdEnableDma1;
112 params->PcdEnableI2C0 = config->PcdEnableI2C0;
113 params->PcdEnableI2C1 = config->PcdEnableI2C1;
114 params->PcdEnableI2C2 = config->PcdEnableI2C2;
115 params->PcdEnableI2C3 = config->PcdEnableI2C3;
116 params->PcdEnableI2C4 = config->PcdEnableI2C4;
117 params->PcdEnableI2C5 = config->PcdEnableI2C5;
118 params->PcdEnableI2C6 = config->PcdEnableI2C6;
Subrata Banik13cd3312015-08-07 18:22:54 +0530119 params->GraphicsConfigPtr = 0;
120 params->AzaliaConfigPtr = 0;
Lee Leahy32471722015-04-20 15:20:28 -0700121 params->PunitPwrConfigDisable = config->PunitPwrConfigDisable;
122 params->ChvSvidConfig = config->ChvSvidConfig;
123 params->DptfDisable = config->DptfDisable;
124 params->PcdEmmcMode = config->PcdEmmcMode;
125 params->PcdUsb3ClkSsc = config->PcdUsb3ClkSsc;
126 params->PcdDispClkSsc = config->PcdDispClkSsc;
127 params->PcdSataClkSsc = config->PcdSataClkSsc;
128 params->Usb2Port0PerPortPeTxiSet = config->Usb2Port0PerPortPeTxiSet;
129 params->Usb2Port0PerPortTxiSet = config->Usb2Port0PerPortTxiSet;
130 params->Usb2Port0IUsbTxEmphasisEn = config->Usb2Port0IUsbTxEmphasisEn;
131 params->Usb2Port0PerPortTxPeHalf = config->Usb2Port0PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800132 if (config->D0Usb2Port0PerPortRXISet != 0)
133 params->D0Usb2Port0PerPortRXISet = config->D0Usb2Port0PerPortRXISet;
134
Lee Leahy32471722015-04-20 15:20:28 -0700135 params->Usb2Port1PerPortPeTxiSet = config->Usb2Port1PerPortPeTxiSet;
136 params->Usb2Port1PerPortTxiSet = config->Usb2Port1PerPortTxiSet;
137 params->Usb2Port1IUsbTxEmphasisEn = config->Usb2Port1IUsbTxEmphasisEn;
138 params->Usb2Port1PerPortTxPeHalf = config->Usb2Port1PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800139 if (config->D0Usb2Port1PerPortRXISet != 0)
140 params->D0Usb2Port1PerPortRXISet = config->D0Usb2Port1PerPortRXISet;
141
Lee Leahy32471722015-04-20 15:20:28 -0700142 params->Usb2Port2PerPortPeTxiSet = config->Usb2Port2PerPortPeTxiSet;
143 params->Usb2Port2PerPortTxiSet = config->Usb2Port2PerPortTxiSet;
144 params->Usb2Port2IUsbTxEmphasisEn = config->Usb2Port2IUsbTxEmphasisEn;
145 params->Usb2Port2PerPortTxPeHalf = config->Usb2Port2PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800146 if (config->D0Usb2Port2PerPortRXISet != 0)
147 params->D0Usb2Port2PerPortRXISet = config->D0Usb2Port2PerPortRXISet;
148
Lee Leahy32471722015-04-20 15:20:28 -0700149 params->Usb2Port3PerPortPeTxiSet = config->Usb2Port3PerPortPeTxiSet;
150 params->Usb2Port3PerPortTxiSet = config->Usb2Port3PerPortTxiSet;
151 params->Usb2Port3IUsbTxEmphasisEn = config->Usb2Port3IUsbTxEmphasisEn;
152 params->Usb2Port3PerPortTxPeHalf = config->Usb2Port3PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800153 if (config->D0Usb2Port3PerPortRXISet != 0)
154 params->D0Usb2Port3PerPortRXISet = config->D0Usb2Port3PerPortRXISet;
155
Lee Leahy32471722015-04-20 15:20:28 -0700156 params->Usb2Port4PerPortPeTxiSet = config->Usb2Port4PerPortPeTxiSet;
157 params->Usb2Port4PerPortTxiSet = config->Usb2Port4PerPortTxiSet;
158 params->Usb2Port4IUsbTxEmphasisEn = config->Usb2Port4IUsbTxEmphasisEn;
159 params->Usb2Port4PerPortTxPeHalf = config->Usb2Port4PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800160 if (config->D0Usb2Port4PerPortRXISet != 0)
161 params->D0Usb2Port4PerPortRXISet = config->D0Usb2Port4PerPortRXISet;
162
Lee Leahy32471722015-04-20 15:20:28 -0700163 params->Usb3Lane0Ow2tapgen2deemph3p5 =
164 config->Usb3Lane0Ow2tapgen2deemph3p5;
165 params->Usb3Lane1Ow2tapgen2deemph3p5 =
166 config->Usb3Lane1Ow2tapgen2deemph3p5;
167 params->Usb3Lane2Ow2tapgen2deemph3p5 =
168 config->Usb3Lane2Ow2tapgen2deemph3p5;
169 params->Usb3Lane3Ow2tapgen2deemph3p5 =
170 config->Usb3Lane3Ow2tapgen2deemph3p5;
171 params->PcdSataInterfaceSpeed = config->PcdSataInterfaceSpeed;
172 params->PcdPchUsbSsicPort = config->PcdPchUsbSsicPort;
173 params->PcdPchUsbHsicPort = config->PcdPchUsbHsicPort;
174 params->PcdPcieRootPortSpeed = config->PcdPcieRootPortSpeed;
175 params->PcdPchSsicEnable = config->PcdPchSsicEnable;
176 params->PcdLogoPtr = config->PcdLogoPtr;
177 params->PcdLogoSize = config->PcdLogoSize;
178 params->PcdRtcLock = config->PcdRtcLock;
179 params->PMIC_I2CBus = config->PMIC_I2CBus;
180 params->ISPEnable = config->ISPEnable;
181 params->ISPPciDevConfig = config->ISPPciDevConfig;
Divya Sasidharan89a66852015-10-28 15:02:35 -0700182 params->PcdSdDetectChk = config->PcdSdDetectChk;
Divagar Mohandass0c685302016-02-08 16:09:21 +0530183 params->I2C0Frequency = config->I2C0Frequency;
184 params->I2C1Frequency = config->I2C1Frequency;
185 params->I2C2Frequency = config->I2C2Frequency;
186 params->I2C3Frequency = config->I2C3Frequency;
187 params->I2C4Frequency = config->I2C4Frequency;
188 params->I2C5Frequency = config->I2C5Frequency;
189 params->I2C6Frequency = config->I2C6Frequency;
Matt DeVillier143a8362017-08-26 04:47:15 -0500190
Matt DeVillier2c8ac222017-08-26 04:53:35 -0500191 board_silicon_USB2_override(params);
Lee Leahy32471722015-04-20 15:20:28 -0700192}
193
194void soc_display_silicon_init_params(const SILICON_INIT_UPD *old,
195 SILICON_INIT_UPD *new)
196{
197 /* Display the parameters for SiliconInit */
198 printk(BIOS_SPEW, "UPD values for SiliconInit:\n");
Lee Leahy66208bd2015-10-15 16:17:58 -0700199 fsp_display_upd_value("PcdSdcardMode", 1, old->PcdSdcardMode,
Lee Leahy32471722015-04-20 15:20:28 -0700200 new->PcdSdcardMode);
Lee Leahy66208bd2015-10-15 16:17:58 -0700201 fsp_display_upd_value("PcdEnableHsuart0", 1, old->PcdEnableHsuart0,
Lee Leahy32471722015-04-20 15:20:28 -0700202 new->PcdEnableHsuart0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700203 fsp_display_upd_value("PcdEnableHsuart1", 1, old->PcdEnableHsuart1,
Lee Leahy32471722015-04-20 15:20:28 -0700204 new->PcdEnableHsuart1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700205 fsp_display_upd_value("PcdEnableAzalia", 1, old->PcdEnableAzalia,
Lee Leahy32471722015-04-20 15:20:28 -0700206 new->PcdEnableAzalia);
Lee Leahy66208bd2015-10-15 16:17:58 -0700207 fsp_display_upd_value("AzaliaConfigPtr", 4,
Subrata Banik13cd3312015-08-07 18:22:54 +0530208 (uint32_t)old->AzaliaConfigPtr,
209 (uint32_t)new->AzaliaConfigPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700210 fsp_display_upd_value("PcdEnableSata", 1, old->PcdEnableSata,
Lee Leahy32471722015-04-20 15:20:28 -0700211 new->PcdEnableSata);
Lee Leahy66208bd2015-10-15 16:17:58 -0700212 fsp_display_upd_value("PcdEnableXhci", 1, old->PcdEnableXhci,
Lee Leahy32471722015-04-20 15:20:28 -0700213 new->PcdEnableXhci);
Lee Leahy66208bd2015-10-15 16:17:58 -0700214 fsp_display_upd_value("PcdEnableLpe", 1, old->PcdEnableLpe,
Lee Leahy32471722015-04-20 15:20:28 -0700215 new->PcdEnableLpe);
Lee Leahy66208bd2015-10-15 16:17:58 -0700216 fsp_display_upd_value("PcdEnableDma0", 1, old->PcdEnableDma0,
Lee Leahy32471722015-04-20 15:20:28 -0700217 new->PcdEnableDma0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700218 fsp_display_upd_value("PcdEnableDma1", 1, old->PcdEnableDma1,
Lee Leahy32471722015-04-20 15:20:28 -0700219 new->PcdEnableDma1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700220 fsp_display_upd_value("PcdEnableI2C0", 1, old->PcdEnableI2C0,
Lee Leahy32471722015-04-20 15:20:28 -0700221 new->PcdEnableI2C0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700222 fsp_display_upd_value("PcdEnableI2C1", 1, old->PcdEnableI2C1,
Lee Leahy32471722015-04-20 15:20:28 -0700223 new->PcdEnableI2C1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700224 fsp_display_upd_value("PcdEnableI2C2", 1, old->PcdEnableI2C2,
Lee Leahy32471722015-04-20 15:20:28 -0700225 new->PcdEnableI2C2);
Lee Leahy66208bd2015-10-15 16:17:58 -0700226 fsp_display_upd_value("PcdEnableI2C3", 1, old->PcdEnableI2C3,
Lee Leahy32471722015-04-20 15:20:28 -0700227 new->PcdEnableI2C3);
Lee Leahy66208bd2015-10-15 16:17:58 -0700228 fsp_display_upd_value("PcdEnableI2C4", 1, old->PcdEnableI2C4,
Lee Leahy32471722015-04-20 15:20:28 -0700229 new->PcdEnableI2C4);
Lee Leahy66208bd2015-10-15 16:17:58 -0700230 fsp_display_upd_value("PcdEnableI2C5", 1, old->PcdEnableI2C5,
Lee Leahy32471722015-04-20 15:20:28 -0700231 new->PcdEnableI2C5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700232 fsp_display_upd_value("PcdEnableI2C6", 1, old->PcdEnableI2C6,
Lee Leahy32471722015-04-20 15:20:28 -0700233 new->PcdEnableI2C6);
Lee Leahy66208bd2015-10-15 16:17:58 -0700234 fsp_display_upd_value("PcdGraphicsConfigPtr", 4,
Subrata Banik13cd3312015-08-07 18:22:54 +0530235 old->GraphicsConfigPtr, new->GraphicsConfigPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700236 fsp_display_upd_value("GpioFamilyInitTablePtr", 4,
Lee Leahy32471722015-04-20 15:20:28 -0700237 (uint32_t)old->GpioFamilyInitTablePtr,
238 (uint32_t)new->GpioFamilyInitTablePtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700239 fsp_display_upd_value("GpioPadInitTablePtr", 4,
Lee Leahy32471722015-04-20 15:20:28 -0700240 (uint32_t)old->GpioPadInitTablePtr,
241 (uint32_t)new->GpioPadInitTablePtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700242 fsp_display_upd_value("PunitPwrConfigDisable", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700243 old->PunitPwrConfigDisable,
244 new->PunitPwrConfigDisable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700245 fsp_display_upd_value("ChvSvidConfig", 1, old->ChvSvidConfig,
Lee Leahy32471722015-04-20 15:20:28 -0700246 new->ChvSvidConfig);
Lee Leahy66208bd2015-10-15 16:17:58 -0700247 fsp_display_upd_value("DptfDisable", 1, old->DptfDisable,
Lee Leahy32471722015-04-20 15:20:28 -0700248 new->DptfDisable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700249 fsp_display_upd_value("PcdEmmcMode", 1, old->PcdEmmcMode,
Lee Leahy32471722015-04-20 15:20:28 -0700250 new->PcdEmmcMode);
Lee Leahy66208bd2015-10-15 16:17:58 -0700251 fsp_display_upd_value("PcdUsb3ClkSsc", 1, old->PcdUsb3ClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700252 new->PcdUsb3ClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700253 fsp_display_upd_value("PcdDispClkSsc", 1, old->PcdDispClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700254 new->PcdDispClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700255 fsp_display_upd_value("PcdSataClkSsc", 1, old->PcdSataClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700256 new->PcdSataClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700257 fsp_display_upd_value("Usb2Port0PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700258 old->Usb2Port0PerPortPeTxiSet,
259 new->Usb2Port0PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700260 fsp_display_upd_value("Usb2Port0PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700261 old->Usb2Port0PerPortTxiSet,
262 new->Usb2Port0PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700263 fsp_display_upd_value("Usb2Port0IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700264 old->Usb2Port0IUsbTxEmphasisEn,
265 new->Usb2Port0IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700266 fsp_display_upd_value("Usb2Port0PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700267 old->Usb2Port0PerPortTxPeHalf,
268 new->Usb2Port0PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800269 fsp_display_upd_value("D0Usb2Port0PerPortRXISet", 1,
270 old->D0Usb2Port0PerPortRXISet,
271 new->D0Usb2Port0PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700272 fsp_display_upd_value("Usb2Port1PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700273 old->Usb2Port1PerPortPeTxiSet,
274 new->Usb2Port1PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700275 fsp_display_upd_value("Usb2Port1PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700276 old->Usb2Port1PerPortTxiSet,
277 new->Usb2Port1PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700278 fsp_display_upd_value("Usb2Port1IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700279 old->Usb2Port1IUsbTxEmphasisEn,
280 new->Usb2Port1IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700281 fsp_display_upd_value("Usb2Port1PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700282 old->Usb2Port1PerPortTxPeHalf,
283 new->Usb2Port1PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800284 fsp_display_upd_value("D0Usb2Port1PerPortRXISet", 1,
285 old->D0Usb2Port1PerPortRXISet,
286 new->D0Usb2Port1PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700287 fsp_display_upd_value("Usb2Port2PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700288 old->Usb2Port2PerPortPeTxiSet,
289 new->Usb2Port2PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700290 fsp_display_upd_value("Usb2Port2PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700291 old->Usb2Port2PerPortTxiSet,
292 new->Usb2Port2PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700293 fsp_display_upd_value("Usb2Port2IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700294 old->Usb2Port2IUsbTxEmphasisEn,
295 new->Usb2Port2IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700296 fsp_display_upd_value("Usb2Port2PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700297 old->Usb2Port2PerPortTxPeHalf,
298 new->Usb2Port2PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800299 fsp_display_upd_value("D0Usb2Port2PerPortRXISet", 1,
300 old->D0Usb2Port2PerPortRXISet,
301 new->D0Usb2Port2PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700302 fsp_display_upd_value("Usb2Port3PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700303 old->Usb2Port3PerPortPeTxiSet,
304 new->Usb2Port3PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700305 fsp_display_upd_value("Usb2Port3PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700306 old->Usb2Port3PerPortTxiSet,
307 new->Usb2Port3PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700308 fsp_display_upd_value("Usb2Port3IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700309 old->Usb2Port3IUsbTxEmphasisEn,
310 new->Usb2Port3IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700311 fsp_display_upd_value("Usb2Port3PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700312 old->Usb2Port3PerPortTxPeHalf,
313 new->Usb2Port3PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800314 fsp_display_upd_value("D0Usb2Port3PerPortRXISet", 1,
315 old->D0Usb2Port3PerPortRXISet,
316 new->D0Usb2Port3PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700317 fsp_display_upd_value("Usb2Port4PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700318 old->Usb2Port4PerPortPeTxiSet,
319 new->Usb2Port4PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700320 fsp_display_upd_value("Usb2Port4PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700321 old->Usb2Port4PerPortTxiSet,
322 new->Usb2Port4PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700323 fsp_display_upd_value("Usb2Port4IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700324 old->Usb2Port4IUsbTxEmphasisEn,
325 new->Usb2Port4IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700326 fsp_display_upd_value("Usb2Port4PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700327 old->Usb2Port4PerPortTxPeHalf,
328 new->Usb2Port4PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800329 fsp_display_upd_value("D0Usb2Port4PerPortRXISet", 1,
330 old->D0Usb2Port4PerPortRXISet,
331 new->D0Usb2Port4PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700332 fsp_display_upd_value("Usb3Lane0Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700333 old->Usb3Lane0Ow2tapgen2deemph3p5,
334 new->Usb3Lane0Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700335 fsp_display_upd_value("Usb3Lane1Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700336 old->Usb3Lane1Ow2tapgen2deemph3p5,
337 new->Usb3Lane1Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700338 fsp_display_upd_value("Usb3Lane2Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700339 old->Usb3Lane2Ow2tapgen2deemph3p5,
340 new->Usb3Lane2Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700341 fsp_display_upd_value("Usb3Lane3Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700342 old->Usb3Lane3Ow2tapgen2deemph3p5,
343 new->Usb3Lane3Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700344 fsp_display_upd_value("PcdSataInterfaceSpeed", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700345 old->PcdSataInterfaceSpeed,
346 new->PcdSataInterfaceSpeed);
Lee Leahy66208bd2015-10-15 16:17:58 -0700347 fsp_display_upd_value("PcdPchUsbSsicPort", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700348 old->PcdPchUsbSsicPort, new->PcdPchUsbSsicPort);
Lee Leahy66208bd2015-10-15 16:17:58 -0700349 fsp_display_upd_value("PcdPchUsbHsicPort", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700350 old->PcdPchUsbHsicPort, new->PcdPchUsbHsicPort);
Lee Leahy66208bd2015-10-15 16:17:58 -0700351 fsp_display_upd_value("PcdPcieRootPortSpeed", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700352 old->PcdPcieRootPortSpeed, new->PcdPcieRootPortSpeed);
Lee Leahy66208bd2015-10-15 16:17:58 -0700353 fsp_display_upd_value("PcdPchSsicEnable", 1, old->PcdPchSsicEnable,
Lee Leahy32471722015-04-20 15:20:28 -0700354 new->PcdPchSsicEnable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700355 fsp_display_upd_value("PcdLogoPtr", 4, old->PcdLogoPtr,
Lee Leahy32471722015-04-20 15:20:28 -0700356 new->PcdLogoPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700357 fsp_display_upd_value("PcdLogoSize", 4, old->PcdLogoSize,
Lee Leahy32471722015-04-20 15:20:28 -0700358 new->PcdLogoSize);
Lee Leahy66208bd2015-10-15 16:17:58 -0700359 fsp_display_upd_value("PcdRtcLock", 1, old->PcdRtcLock,
Lee Leahy32471722015-04-20 15:20:28 -0700360 new->PcdRtcLock);
Lee Leahy66208bd2015-10-15 16:17:58 -0700361 fsp_display_upd_value("PMIC_I2CBus", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700362 old->PMIC_I2CBus, new->PMIC_I2CBus);
Lee Leahy66208bd2015-10-15 16:17:58 -0700363 fsp_display_upd_value("ISPEnable", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700364 old->ISPEnable, new->ISPEnable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700365 fsp_display_upd_value("ISPPciDevConfig", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700366 old->ISPPciDevConfig, new->ISPPciDevConfig);
Divya Sasidharan89a66852015-10-28 15:02:35 -0700367 fsp_display_upd_value("PcdSdDetectChk", 1,
368 old->PcdSdDetectChk, new->PcdSdDetectChk);
Lee Leahy32471722015-04-20 15:20:28 -0700369}
370
Lee Leahy77ff0b12015-05-05 15:07:29 -0700371/* Called at BS_DEV_INIT_CHIPS time -- very early. Just after BS_PRE_DEVICE. */
372static void soc_init(void *chip_info)
373{
Lee Leahy32471722015-04-20 15:20:28 -0700374 printk(BIOS_SPEW, "%s/%s\n", __FILE__, __func__);
375 soc_init_pre_device(chip_info);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700376}
377
Lee Leahy32471722015-04-20 15:20:28 -0700378struct chip_operations soc_intel_braswell_ops = {
379 CHIP_NAME("Intel Braswell SoC")
Lee Leahy77ff0b12015-05-05 15:07:29 -0700380 .enable_dev = enable_dev,
381 .init = soc_init,
382};
383
Elyes HAOUASb13fac32018-05-24 22:29:44 +0200384static void pci_set_subsystem(struct device *dev, unsigned int vendor,
Lee Leahy1072e7d2017-03-16 17:35:32 -0700385 unsigned int device)
Lee Leahy77ff0b12015-05-05 15:07:29 -0700386{
Elyes HAOUASa342f392018-10-17 10:56:26 +0200387 printk(BIOS_SPEW, "%s/%s (%s, 0x%04x, 0x%04x)\n",
Lee Leahy32471722015-04-20 15:20:28 -0700388 __FILE__, __func__, dev_name(dev), vendor, device);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700389 if (!vendor || !device) {
390 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
391 pci_read_config32(dev, PCI_VENDOR_ID));
392 } else {
393 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
394 ((device & 0xffff) << 16) | (vendor & 0xffff));
395 }
396}
397
398struct pci_operations soc_pci_ops = {
399 .set_subsystem = &pci_set_subsystem,
400};
Matt DeVillier143a8362017-08-26 04:47:15 -0500401
402/**
403 Return SoC stepping type
404
405 @retval SOC_STEPPING SoC stepping type
406**/
407int SocStepping(void)
408{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300409 struct device *dev = pcidev_on_root(LPC_DEV, LPC_FUNC);
Matt DeVillier143a8362017-08-26 04:47:15 -0500410 u8 revid = pci_read_config8(dev, 0x8);
411
412 switch (revid & B_PCH_LPC_RID_STEPPING_MASK) {
413 case V_PCH_LPC_RID_A0:
414 return SocA0;
415 case V_PCH_LPC_RID_A1:
416 return SocA1;
417 case V_PCH_LPC_RID_A2:
418 return SocA2;
419 case V_PCH_LPC_RID_A3:
420 return SocA3;
421 case V_PCH_LPC_RID_A4:
422 return SocA4;
423 case V_PCH_LPC_RID_A5:
424 return SocA5;
425 case V_PCH_LPC_RID_A6:
426 return SocA6;
427 case V_PCH_LPC_RID_A7:
428 return SocA7;
429 case V_PCH_LPC_RID_B0:
430 return SocB0;
431 case V_PCH_LPC_RID_B1:
432 return SocB1;
433 case V_PCH_LPC_RID_B2:
434 return SocB2;
435 case V_PCH_LPC_RID_B3:
436 return SocB3;
437 case V_PCH_LPC_RID_B4:
438 return SocB4;
439 case V_PCH_LPC_RID_B5:
440 return SocB5;
441 case V_PCH_LPC_RID_B6:
442 return SocB6;
443 case V_PCH_LPC_RID_B7:
444 return SocB7;
445 case V_PCH_LPC_RID_C0:
446 return SocC0;
447 case V_PCH_LPC_RID_C1:
448 return SocC1;
449 case V_PCH_LPC_RID_C2:
450 return SocC2;
451 case V_PCH_LPC_RID_C3:
452 return SocC3;
453 case V_PCH_LPC_RID_C4:
454 return SocC4;
455 case V_PCH_LPC_RID_C5:
456 return SocC5;
457 case V_PCH_LPC_RID_C6:
458 return SocC6;
459 case V_PCH_LPC_RID_C7:
460 return SocC7;
461 case V_PCH_LPC_RID_D0:
462 return SocD0;
463 case V_PCH_LPC_RID_D1:
464 return SocD1;
465 case V_PCH_LPC_RID_D2:
466 return SocD2;
467 case V_PCH_LPC_RID_D3:
468 return SocD3;
469 case V_PCH_LPC_RID_D4:
470 return SocD4;
471 case V_PCH_LPC_RID_D5:
472 return SocD5;
473 case V_PCH_LPC_RID_D6:
474 return SocD6;
475 case V_PCH_LPC_RID_D7:
476 return SocD7;
477 default:
478 return SocSteppingMax;
479 }
480}