blob: 35cbd156eb6d132968947aa043c1030f07e09542 [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
Lee Leahy32471722015-04-20 15:20:28 -07005 * Copyright (C) 2015 Intel Corp.
Lee Leahy77ff0b12015-05-05 15:07:29 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahy77ff0b12015-05-05 15:07:29 -070015 */
16
Lee Leahy32471722015-04-20 15:20:28 -070017#include <chip.h>
Aaron Durbin64031672018-04-21 14:45:32 -060018#include <compiler.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070019#include <console/console.h>
20#include <device/device.h>
21#include <device/pci.h>
Aaron Durbin789f2b62015-09-09 17:05:06 -050022#include <fsp/util.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070023#include <soc/pci_devs.h>
24#include <soc/ramstage.h>
Lee Leahy77ff0b12015-05-05 15:07:29 -070025
Elyes HAOUASb13fac32018-05-24 22:29:44 +020026static void pci_domain_set_resources(struct device *dev)
Lee Leahy77ff0b12015-05-05 15:07:29 -070027{
Lee Leahy32471722015-04-20 15:20:28 -070028 printk(BIOS_SPEW, "%s/%s ( %s )\n",
29 __FILE__, __func__, dev_name(dev));
Lee Leahy77ff0b12015-05-05 15:07:29 -070030 assign_resources(dev->link_list);
31}
32
33static struct device_operations pci_domain_ops = {
34 .read_resources = pci_domain_read_resources,
35 .set_resources = pci_domain_set_resources,
36 .enable_resources = NULL,
37 .init = NULL,
38 .scan_bus = pci_domain_scan_bus,
Lee Leahy77ff0b12015-05-05 15:07:29 -070039};
40
Elyes HAOUASb13fac32018-05-24 22:29:44 +020041static void cpu_bus_noop(struct device *dev) { }
Lee Leahy32471722015-04-20 15:20:28 -070042
Lee Leahy77ff0b12015-05-05 15:07:29 -070043static struct device_operations cpu_bus_ops = {
Lee Leahy32471722015-04-20 15:20:28 -070044 .read_resources = cpu_bus_noop,
45 .set_resources = cpu_bus_noop,
46 .enable_resources = cpu_bus_noop,
47 .init = soc_init_cpus
Lee Leahy77ff0b12015-05-05 15:07:29 -070048};
49
50
Elyes HAOUASb13fac32018-05-24 22:29:44 +020051static void enable_dev(struct device *dev)
Lee Leahy77ff0b12015-05-05 15:07:29 -070052{
Lee Leahy32471722015-04-20 15:20:28 -070053 printk(BIOS_SPEW, "----------\n%s/%s ( %s ), type: %d\n",
54 __FILE__, __func__,
55 dev_name(dev), dev->path.type);
56 printk(BIOS_SPEW, "vendor: 0x%04x. device: 0x%04x\n",
57 pci_read_config16(dev, PCI_VENDOR_ID),
58 pci_read_config16(dev, PCI_DEVICE_ID));
59 printk(BIOS_SPEW, "class: 0x%02x %s\n"
60 "subclass: 0x%02x %s\n"
61 "prog: 0x%02x\n"
62 "revision: 0x%02x\n",
63 pci_read_config16(dev, PCI_CLASS_DEVICE) >> 8,
64 get_pci_class_name(dev),
65 pci_read_config16(dev, PCI_CLASS_DEVICE) & 0xff,
66 get_pci_subclass_name(dev),
67 pci_read_config8(dev, PCI_CLASS_PROG),
68 pci_read_config8(dev, PCI_REVISION_ID));
69
Lee Leahy77ff0b12015-05-05 15:07:29 -070070 /* Set the operations if it is a special bus type */
71 if (dev->path.type == DEVICE_PATH_DOMAIN) {
72 dev->ops = &pci_domain_ops;
73 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
74 dev->ops = &cpu_bus_ops;
75 } else if (dev->path.type == DEVICE_PATH_PCI) {
76 /* Handle south cluster enablement. */
77 if (PCI_SLOT(dev->path.pci.devfn) > GFX_DEV &&
78 (dev->ops == NULL || dev->ops->enable == NULL)) {
79 southcluster_enable_dev(dev);
80 }
81 }
82}
83
Aaron Durbin64031672018-04-21 14:45:32 -060084__weak void board_silicon_USB2_override(SILICON_INIT_UPD *params)
Matt DeVillier2c8ac222017-08-26 04:53:35 -050085{
86}
87
Lee Leahy32471722015-04-20 15:20:28 -070088void soc_silicon_init_params(SILICON_INIT_UPD *params)
89{
Elyes HAOUASb13fac32018-05-24 22:29:44 +020090 struct device *dev = dev_find_slot(0, PCI_DEVFN(LPC_DEV, LPC_FUNC));
Ravi Sarawadid077b582015-09-09 14:12:16 -070091 struct soc_intel_braswell_config *config;
92
93 if (!dev) {
94 printk(BIOS_ERR,
95 "Error! Device (%s) not found, "
96 "soc_silicon_init_params!\n", dev_path(dev));
97 return;
98 }
99
100 config = dev->chip_info;
Lee Leahy32471722015-04-20 15:20:28 -0700101
102 /* Set the parameters for SiliconInit */
103 printk(BIOS_DEBUG, "Updating UPD values for SiliconInit\n");
104 params->PcdSdcardMode = config->PcdSdcardMode;
105 params->PcdEnableHsuart0 = config->PcdEnableHsuart0;
106 params->PcdEnableHsuart1 = config->PcdEnableHsuart1;
107 params->PcdEnableAzalia = config->PcdEnableAzalia;
Lee Leahy32471722015-04-20 15:20:28 -0700108 params->PcdEnableSata = config->PcdEnableSata;
109 params->PcdEnableXhci = config->PcdEnableXhci;
110 params->PcdEnableLpe = config->PcdEnableLpe;
111 params->PcdEnableDma0 = config->PcdEnableDma0;
112 params->PcdEnableDma1 = config->PcdEnableDma1;
113 params->PcdEnableI2C0 = config->PcdEnableI2C0;
114 params->PcdEnableI2C1 = config->PcdEnableI2C1;
115 params->PcdEnableI2C2 = config->PcdEnableI2C2;
116 params->PcdEnableI2C3 = config->PcdEnableI2C3;
117 params->PcdEnableI2C4 = config->PcdEnableI2C4;
118 params->PcdEnableI2C5 = config->PcdEnableI2C5;
119 params->PcdEnableI2C6 = config->PcdEnableI2C6;
Subrata Banik13cd3312015-08-07 18:22:54 +0530120 params->GraphicsConfigPtr = 0;
121 params->AzaliaConfigPtr = 0;
Lee Leahy32471722015-04-20 15:20:28 -0700122 params->PunitPwrConfigDisable = config->PunitPwrConfigDisable;
123 params->ChvSvidConfig = config->ChvSvidConfig;
124 params->DptfDisable = config->DptfDisable;
125 params->PcdEmmcMode = config->PcdEmmcMode;
126 params->PcdUsb3ClkSsc = config->PcdUsb3ClkSsc;
127 params->PcdDispClkSsc = config->PcdDispClkSsc;
128 params->PcdSataClkSsc = config->PcdSataClkSsc;
129 params->Usb2Port0PerPortPeTxiSet = config->Usb2Port0PerPortPeTxiSet;
130 params->Usb2Port0PerPortTxiSet = config->Usb2Port0PerPortTxiSet;
131 params->Usb2Port0IUsbTxEmphasisEn = config->Usb2Port0IUsbTxEmphasisEn;
132 params->Usb2Port0PerPortTxPeHalf = config->Usb2Port0PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800133 if (config->D0Usb2Port0PerPortRXISet != 0)
134 params->D0Usb2Port0PerPortRXISet = config->D0Usb2Port0PerPortRXISet;
135
Lee Leahy32471722015-04-20 15:20:28 -0700136 params->Usb2Port1PerPortPeTxiSet = config->Usb2Port1PerPortPeTxiSet;
137 params->Usb2Port1PerPortTxiSet = config->Usb2Port1PerPortTxiSet;
138 params->Usb2Port1IUsbTxEmphasisEn = config->Usb2Port1IUsbTxEmphasisEn;
139 params->Usb2Port1PerPortTxPeHalf = config->Usb2Port1PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800140 if (config->D0Usb2Port1PerPortRXISet != 0)
141 params->D0Usb2Port1PerPortRXISet = config->D0Usb2Port1PerPortRXISet;
142
Lee Leahy32471722015-04-20 15:20:28 -0700143 params->Usb2Port2PerPortPeTxiSet = config->Usb2Port2PerPortPeTxiSet;
144 params->Usb2Port2PerPortTxiSet = config->Usb2Port2PerPortTxiSet;
145 params->Usb2Port2IUsbTxEmphasisEn = config->Usb2Port2IUsbTxEmphasisEn;
146 params->Usb2Port2PerPortTxPeHalf = config->Usb2Port2PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800147 if (config->D0Usb2Port2PerPortRXISet != 0)
148 params->D0Usb2Port2PerPortRXISet = config->D0Usb2Port2PerPortRXISet;
149
Lee Leahy32471722015-04-20 15:20:28 -0700150 params->Usb2Port3PerPortPeTxiSet = config->Usb2Port3PerPortPeTxiSet;
151 params->Usb2Port3PerPortTxiSet = config->Usb2Port3PerPortTxiSet;
152 params->Usb2Port3IUsbTxEmphasisEn = config->Usb2Port3IUsbTxEmphasisEn;
153 params->Usb2Port3PerPortTxPeHalf = config->Usb2Port3PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800154 if (config->D0Usb2Port3PerPortRXISet != 0)
155 params->D0Usb2Port3PerPortRXISet = config->D0Usb2Port3PerPortRXISet;
156
Lee Leahy32471722015-04-20 15:20:28 -0700157 params->Usb2Port4PerPortPeTxiSet = config->Usb2Port4PerPortPeTxiSet;
158 params->Usb2Port4PerPortTxiSet = config->Usb2Port4PerPortTxiSet;
159 params->Usb2Port4IUsbTxEmphasisEn = config->Usb2Port4IUsbTxEmphasisEn;
160 params->Usb2Port4PerPortTxPeHalf = config->Usb2Port4PerPortTxPeHalf;
Kevin Chiu348a6d52016-06-30 14:50:52 +0800161 if (config->D0Usb2Port4PerPortRXISet != 0)
162 params->D0Usb2Port4PerPortRXISet = config->D0Usb2Port4PerPortRXISet;
163
Lee Leahy32471722015-04-20 15:20:28 -0700164 params->Usb3Lane0Ow2tapgen2deemph3p5 =
165 config->Usb3Lane0Ow2tapgen2deemph3p5;
166 params->Usb3Lane1Ow2tapgen2deemph3p5 =
167 config->Usb3Lane1Ow2tapgen2deemph3p5;
168 params->Usb3Lane2Ow2tapgen2deemph3p5 =
169 config->Usb3Lane2Ow2tapgen2deemph3p5;
170 params->Usb3Lane3Ow2tapgen2deemph3p5 =
171 config->Usb3Lane3Ow2tapgen2deemph3p5;
172 params->PcdSataInterfaceSpeed = config->PcdSataInterfaceSpeed;
173 params->PcdPchUsbSsicPort = config->PcdPchUsbSsicPort;
174 params->PcdPchUsbHsicPort = config->PcdPchUsbHsicPort;
175 params->PcdPcieRootPortSpeed = config->PcdPcieRootPortSpeed;
176 params->PcdPchSsicEnable = config->PcdPchSsicEnable;
177 params->PcdLogoPtr = config->PcdLogoPtr;
178 params->PcdLogoSize = config->PcdLogoSize;
179 params->PcdRtcLock = config->PcdRtcLock;
180 params->PMIC_I2CBus = config->PMIC_I2CBus;
181 params->ISPEnable = config->ISPEnable;
182 params->ISPPciDevConfig = config->ISPPciDevConfig;
Divya Sasidharan89a66852015-10-28 15:02:35 -0700183 params->PcdSdDetectChk = config->PcdSdDetectChk;
Divagar Mohandass0c685302016-02-08 16:09:21 +0530184 params->I2C0Frequency = config->I2C0Frequency;
185 params->I2C1Frequency = config->I2C1Frequency;
186 params->I2C2Frequency = config->I2C2Frequency;
187 params->I2C3Frequency = config->I2C3Frequency;
188 params->I2C4Frequency = config->I2C4Frequency;
189 params->I2C5Frequency = config->I2C5Frequency;
190 params->I2C6Frequency = config->I2C6Frequency;
Matt DeVillier143a8362017-08-26 04:47:15 -0500191
Matt DeVillier2c8ac222017-08-26 04:53:35 -0500192 board_silicon_USB2_override(params);
Lee Leahy32471722015-04-20 15:20:28 -0700193}
194
195void soc_display_silicon_init_params(const SILICON_INIT_UPD *old,
196 SILICON_INIT_UPD *new)
197{
198 /* Display the parameters for SiliconInit */
199 printk(BIOS_SPEW, "UPD values for SiliconInit:\n");
Lee Leahy66208bd2015-10-15 16:17:58 -0700200 fsp_display_upd_value("PcdSdcardMode", 1, old->PcdSdcardMode,
Lee Leahy32471722015-04-20 15:20:28 -0700201 new->PcdSdcardMode);
Lee Leahy66208bd2015-10-15 16:17:58 -0700202 fsp_display_upd_value("PcdEnableHsuart0", 1, old->PcdEnableHsuart0,
Lee Leahy32471722015-04-20 15:20:28 -0700203 new->PcdEnableHsuart0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700204 fsp_display_upd_value("PcdEnableHsuart1", 1, old->PcdEnableHsuart1,
Lee Leahy32471722015-04-20 15:20:28 -0700205 new->PcdEnableHsuart1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700206 fsp_display_upd_value("PcdEnableAzalia", 1, old->PcdEnableAzalia,
Lee Leahy32471722015-04-20 15:20:28 -0700207 new->PcdEnableAzalia);
Lee Leahy66208bd2015-10-15 16:17:58 -0700208 fsp_display_upd_value("AzaliaConfigPtr", 4,
Subrata Banik13cd3312015-08-07 18:22:54 +0530209 (uint32_t)old->AzaliaConfigPtr,
210 (uint32_t)new->AzaliaConfigPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700211 fsp_display_upd_value("PcdEnableSata", 1, old->PcdEnableSata,
Lee Leahy32471722015-04-20 15:20:28 -0700212 new->PcdEnableSata);
Lee Leahy66208bd2015-10-15 16:17:58 -0700213 fsp_display_upd_value("PcdEnableXhci", 1, old->PcdEnableXhci,
Lee Leahy32471722015-04-20 15:20:28 -0700214 new->PcdEnableXhci);
Lee Leahy66208bd2015-10-15 16:17:58 -0700215 fsp_display_upd_value("PcdEnableLpe", 1, old->PcdEnableLpe,
Lee Leahy32471722015-04-20 15:20:28 -0700216 new->PcdEnableLpe);
Lee Leahy66208bd2015-10-15 16:17:58 -0700217 fsp_display_upd_value("PcdEnableDma0", 1, old->PcdEnableDma0,
Lee Leahy32471722015-04-20 15:20:28 -0700218 new->PcdEnableDma0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700219 fsp_display_upd_value("PcdEnableDma1", 1, old->PcdEnableDma1,
Lee Leahy32471722015-04-20 15:20:28 -0700220 new->PcdEnableDma1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700221 fsp_display_upd_value("PcdEnableI2C0", 1, old->PcdEnableI2C0,
Lee Leahy32471722015-04-20 15:20:28 -0700222 new->PcdEnableI2C0);
Lee Leahy66208bd2015-10-15 16:17:58 -0700223 fsp_display_upd_value("PcdEnableI2C1", 1, old->PcdEnableI2C1,
Lee Leahy32471722015-04-20 15:20:28 -0700224 new->PcdEnableI2C1);
Lee Leahy66208bd2015-10-15 16:17:58 -0700225 fsp_display_upd_value("PcdEnableI2C2", 1, old->PcdEnableI2C2,
Lee Leahy32471722015-04-20 15:20:28 -0700226 new->PcdEnableI2C2);
Lee Leahy66208bd2015-10-15 16:17:58 -0700227 fsp_display_upd_value("PcdEnableI2C3", 1, old->PcdEnableI2C3,
Lee Leahy32471722015-04-20 15:20:28 -0700228 new->PcdEnableI2C3);
Lee Leahy66208bd2015-10-15 16:17:58 -0700229 fsp_display_upd_value("PcdEnableI2C4", 1, old->PcdEnableI2C4,
Lee Leahy32471722015-04-20 15:20:28 -0700230 new->PcdEnableI2C4);
Lee Leahy66208bd2015-10-15 16:17:58 -0700231 fsp_display_upd_value("PcdEnableI2C5", 1, old->PcdEnableI2C5,
Lee Leahy32471722015-04-20 15:20:28 -0700232 new->PcdEnableI2C5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700233 fsp_display_upd_value("PcdEnableI2C6", 1, old->PcdEnableI2C6,
Lee Leahy32471722015-04-20 15:20:28 -0700234 new->PcdEnableI2C6);
Lee Leahy66208bd2015-10-15 16:17:58 -0700235 fsp_display_upd_value("PcdGraphicsConfigPtr", 4,
Subrata Banik13cd3312015-08-07 18:22:54 +0530236 old->GraphicsConfigPtr, new->GraphicsConfigPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700237 fsp_display_upd_value("GpioFamilyInitTablePtr", 4,
Lee Leahy32471722015-04-20 15:20:28 -0700238 (uint32_t)old->GpioFamilyInitTablePtr,
239 (uint32_t)new->GpioFamilyInitTablePtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700240 fsp_display_upd_value("GpioPadInitTablePtr", 4,
Lee Leahy32471722015-04-20 15:20:28 -0700241 (uint32_t)old->GpioPadInitTablePtr,
242 (uint32_t)new->GpioPadInitTablePtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700243 fsp_display_upd_value("PunitPwrConfigDisable", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700244 old->PunitPwrConfigDisable,
245 new->PunitPwrConfigDisable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700246 fsp_display_upd_value("ChvSvidConfig", 1, old->ChvSvidConfig,
Lee Leahy32471722015-04-20 15:20:28 -0700247 new->ChvSvidConfig);
Lee Leahy66208bd2015-10-15 16:17:58 -0700248 fsp_display_upd_value("DptfDisable", 1, old->DptfDisable,
Lee Leahy32471722015-04-20 15:20:28 -0700249 new->DptfDisable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700250 fsp_display_upd_value("PcdEmmcMode", 1, old->PcdEmmcMode,
Lee Leahy32471722015-04-20 15:20:28 -0700251 new->PcdEmmcMode);
Lee Leahy66208bd2015-10-15 16:17:58 -0700252 fsp_display_upd_value("PcdUsb3ClkSsc", 1, old->PcdUsb3ClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700253 new->PcdUsb3ClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700254 fsp_display_upd_value("PcdDispClkSsc", 1, old->PcdDispClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700255 new->PcdDispClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700256 fsp_display_upd_value("PcdSataClkSsc", 1, old->PcdSataClkSsc,
Lee Leahy32471722015-04-20 15:20:28 -0700257 new->PcdSataClkSsc);
Lee Leahy66208bd2015-10-15 16:17:58 -0700258 fsp_display_upd_value("Usb2Port0PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700259 old->Usb2Port0PerPortPeTxiSet,
260 new->Usb2Port0PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700261 fsp_display_upd_value("Usb2Port0PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700262 old->Usb2Port0PerPortTxiSet,
263 new->Usb2Port0PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700264 fsp_display_upd_value("Usb2Port0IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700265 old->Usb2Port0IUsbTxEmphasisEn,
266 new->Usb2Port0IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700267 fsp_display_upd_value("Usb2Port0PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700268 old->Usb2Port0PerPortTxPeHalf,
269 new->Usb2Port0PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800270 fsp_display_upd_value("D0Usb2Port0PerPortRXISet", 1,
271 old->D0Usb2Port0PerPortRXISet,
272 new->D0Usb2Port0PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700273 fsp_display_upd_value("Usb2Port1PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700274 old->Usb2Port1PerPortPeTxiSet,
275 new->Usb2Port1PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700276 fsp_display_upd_value("Usb2Port1PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700277 old->Usb2Port1PerPortTxiSet,
278 new->Usb2Port1PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700279 fsp_display_upd_value("Usb2Port1IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700280 old->Usb2Port1IUsbTxEmphasisEn,
281 new->Usb2Port1IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700282 fsp_display_upd_value("Usb2Port1PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700283 old->Usb2Port1PerPortTxPeHalf,
284 new->Usb2Port1PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800285 fsp_display_upd_value("D0Usb2Port1PerPortRXISet", 1,
286 old->D0Usb2Port1PerPortRXISet,
287 new->D0Usb2Port1PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700288 fsp_display_upd_value("Usb2Port2PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700289 old->Usb2Port2PerPortPeTxiSet,
290 new->Usb2Port2PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700291 fsp_display_upd_value("Usb2Port2PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700292 old->Usb2Port2PerPortTxiSet,
293 new->Usb2Port2PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700294 fsp_display_upd_value("Usb2Port2IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700295 old->Usb2Port2IUsbTxEmphasisEn,
296 new->Usb2Port2IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700297 fsp_display_upd_value("Usb2Port2PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700298 old->Usb2Port2PerPortTxPeHalf,
299 new->Usb2Port2PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800300 fsp_display_upd_value("D0Usb2Port2PerPortRXISet", 1,
301 old->D0Usb2Port2PerPortRXISet,
302 new->D0Usb2Port2PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700303 fsp_display_upd_value("Usb2Port3PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700304 old->Usb2Port3PerPortPeTxiSet,
305 new->Usb2Port3PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700306 fsp_display_upd_value("Usb2Port3PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700307 old->Usb2Port3PerPortTxiSet,
308 new->Usb2Port3PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700309 fsp_display_upd_value("Usb2Port3IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700310 old->Usb2Port3IUsbTxEmphasisEn,
311 new->Usb2Port3IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700312 fsp_display_upd_value("Usb2Port3PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700313 old->Usb2Port3PerPortTxPeHalf,
314 new->Usb2Port3PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800315 fsp_display_upd_value("D0Usb2Port3PerPortRXISet", 1,
316 old->D0Usb2Port3PerPortRXISet,
317 new->D0Usb2Port3PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700318 fsp_display_upd_value("Usb2Port4PerPortPeTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700319 old->Usb2Port4PerPortPeTxiSet,
320 new->Usb2Port4PerPortPeTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700321 fsp_display_upd_value("Usb2Port4PerPortTxiSet", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700322 old->Usb2Port4PerPortTxiSet,
323 new->Usb2Port4PerPortTxiSet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700324 fsp_display_upd_value("Usb2Port4IUsbTxEmphasisEn", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700325 old->Usb2Port4IUsbTxEmphasisEn,
326 new->Usb2Port4IUsbTxEmphasisEn);
Lee Leahy66208bd2015-10-15 16:17:58 -0700327 fsp_display_upd_value("Usb2Port4PerPortTxPeHalf", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700328 old->Usb2Port4PerPortTxPeHalf,
329 new->Usb2Port4PerPortTxPeHalf);
Kevin Chiu348a6d52016-06-30 14:50:52 +0800330 fsp_display_upd_value("D0Usb2Port4PerPortRXISet", 1,
331 old->D0Usb2Port4PerPortRXISet,
332 new->D0Usb2Port4PerPortRXISet);
Lee Leahy66208bd2015-10-15 16:17:58 -0700333 fsp_display_upd_value("Usb3Lane0Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700334 old->Usb3Lane0Ow2tapgen2deemph3p5,
335 new->Usb3Lane0Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700336 fsp_display_upd_value("Usb3Lane1Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700337 old->Usb3Lane1Ow2tapgen2deemph3p5,
338 new->Usb3Lane1Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700339 fsp_display_upd_value("Usb3Lane2Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700340 old->Usb3Lane2Ow2tapgen2deemph3p5,
341 new->Usb3Lane2Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700342 fsp_display_upd_value("Usb3Lane3Ow2tapgen2deemph3p5", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700343 old->Usb3Lane3Ow2tapgen2deemph3p5,
344 new->Usb3Lane3Ow2tapgen2deemph3p5);
Lee Leahy66208bd2015-10-15 16:17:58 -0700345 fsp_display_upd_value("PcdSataInterfaceSpeed", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700346 old->PcdSataInterfaceSpeed,
347 new->PcdSataInterfaceSpeed);
Lee Leahy66208bd2015-10-15 16:17:58 -0700348 fsp_display_upd_value("PcdPchUsbSsicPort", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700349 old->PcdPchUsbSsicPort, new->PcdPchUsbSsicPort);
Lee Leahy66208bd2015-10-15 16:17:58 -0700350 fsp_display_upd_value("PcdPchUsbHsicPort", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700351 old->PcdPchUsbHsicPort, new->PcdPchUsbHsicPort);
Lee Leahy66208bd2015-10-15 16:17:58 -0700352 fsp_display_upd_value("PcdPcieRootPortSpeed", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700353 old->PcdPcieRootPortSpeed, new->PcdPcieRootPortSpeed);
Lee Leahy66208bd2015-10-15 16:17:58 -0700354 fsp_display_upd_value("PcdPchSsicEnable", 1, old->PcdPchSsicEnable,
Lee Leahy32471722015-04-20 15:20:28 -0700355 new->PcdPchSsicEnable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700356 fsp_display_upd_value("PcdLogoPtr", 4, old->PcdLogoPtr,
Lee Leahy32471722015-04-20 15:20:28 -0700357 new->PcdLogoPtr);
Lee Leahy66208bd2015-10-15 16:17:58 -0700358 fsp_display_upd_value("PcdLogoSize", 4, old->PcdLogoSize,
Lee Leahy32471722015-04-20 15:20:28 -0700359 new->PcdLogoSize);
Lee Leahy66208bd2015-10-15 16:17:58 -0700360 fsp_display_upd_value("PcdRtcLock", 1, old->PcdRtcLock,
Lee Leahy32471722015-04-20 15:20:28 -0700361 new->PcdRtcLock);
Lee Leahy66208bd2015-10-15 16:17:58 -0700362 fsp_display_upd_value("PMIC_I2CBus", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700363 old->PMIC_I2CBus, new->PMIC_I2CBus);
Lee Leahy66208bd2015-10-15 16:17:58 -0700364 fsp_display_upd_value("ISPEnable", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700365 old->ISPEnable, new->ISPEnable);
Lee Leahy66208bd2015-10-15 16:17:58 -0700366 fsp_display_upd_value("ISPPciDevConfig", 1,
Lee Leahy32471722015-04-20 15:20:28 -0700367 old->ISPPciDevConfig, new->ISPPciDevConfig);
Divya Sasidharan89a66852015-10-28 15:02:35 -0700368 fsp_display_upd_value("PcdSdDetectChk", 1,
369 old->PcdSdDetectChk, new->PcdSdDetectChk);
Lee Leahy32471722015-04-20 15:20:28 -0700370}
371
Lee Leahy77ff0b12015-05-05 15:07:29 -0700372/* Called at BS_DEV_INIT_CHIPS time -- very early. Just after BS_PRE_DEVICE. */
373static void soc_init(void *chip_info)
374{
Lee Leahy32471722015-04-20 15:20:28 -0700375 printk(BIOS_SPEW, "%s/%s\n", __FILE__, __func__);
376 soc_init_pre_device(chip_info);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700377}
378
Lee Leahy32471722015-04-20 15:20:28 -0700379struct chip_operations soc_intel_braswell_ops = {
380 CHIP_NAME("Intel Braswell SoC")
Lee Leahy77ff0b12015-05-05 15:07:29 -0700381 .enable_dev = enable_dev,
382 .init = soc_init,
383};
384
Elyes HAOUASb13fac32018-05-24 22:29:44 +0200385static void pci_set_subsystem(struct device *dev, unsigned int vendor,
Lee Leahy1072e7d2017-03-16 17:35:32 -0700386 unsigned int device)
Lee Leahy77ff0b12015-05-05 15:07:29 -0700387{
Lee Leahy32471722015-04-20 15:20:28 -0700388 printk(BIOS_SPEW, "%s/%s ( %s, 0x%04x, 0x%04x )\n",
389 __FILE__, __func__, dev_name(dev), vendor, device);
Lee Leahy77ff0b12015-05-05 15:07:29 -0700390 if (!vendor || !device) {
391 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
392 pci_read_config32(dev, PCI_VENDOR_ID));
393 } else {
394 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
395 ((device & 0xffff) << 16) | (vendor & 0xffff));
396 }
397}
398
399struct pci_operations soc_pci_ops = {
400 .set_subsystem = &pci_set_subsystem,
401};
Matt DeVillier143a8362017-08-26 04:47:15 -0500402
403/**
404 Return SoC stepping type
405
406 @retval SOC_STEPPING SoC stepping type
407**/
408int SocStepping(void)
409{
Elyes HAOUASb13fac32018-05-24 22:29:44 +0200410 struct device *dev = dev_find_slot(0, PCI_DEVFN(LPC_DEV, LPC_FUNC));
Matt DeVillier143a8362017-08-26 04:47:15 -0500411 u8 revid = pci_read_config8(dev, 0x8);
412
413 switch (revid & B_PCH_LPC_RID_STEPPING_MASK) {
414 case V_PCH_LPC_RID_A0:
415 return SocA0;
416 case V_PCH_LPC_RID_A1:
417 return SocA1;
418 case V_PCH_LPC_RID_A2:
419 return SocA2;
420 case V_PCH_LPC_RID_A3:
421 return SocA3;
422 case V_PCH_LPC_RID_A4:
423 return SocA4;
424 case V_PCH_LPC_RID_A5:
425 return SocA5;
426 case V_PCH_LPC_RID_A6:
427 return SocA6;
428 case V_PCH_LPC_RID_A7:
429 return SocA7;
430 case V_PCH_LPC_RID_B0:
431 return SocB0;
432 case V_PCH_LPC_RID_B1:
433 return SocB1;
434 case V_PCH_LPC_RID_B2:
435 return SocB2;
436 case V_PCH_LPC_RID_B3:
437 return SocB3;
438 case V_PCH_LPC_RID_B4:
439 return SocB4;
440 case V_PCH_LPC_RID_B5:
441 return SocB5;
442 case V_PCH_LPC_RID_B6:
443 return SocB6;
444 case V_PCH_LPC_RID_B7:
445 return SocB7;
446 case V_PCH_LPC_RID_C0:
447 return SocC0;
448 case V_PCH_LPC_RID_C1:
449 return SocC1;
450 case V_PCH_LPC_RID_C2:
451 return SocC2;
452 case V_PCH_LPC_RID_C3:
453 return SocC3;
454 case V_PCH_LPC_RID_C4:
455 return SocC4;
456 case V_PCH_LPC_RID_C5:
457 return SocC5;
458 case V_PCH_LPC_RID_C6:
459 return SocC6;
460 case V_PCH_LPC_RID_C7:
461 return SocC7;
462 case V_PCH_LPC_RID_D0:
463 return SocD0;
464 case V_PCH_LPC_RID_D1:
465 return SocD1;
466 case V_PCH_LPC_RID_D2:
467 return SocD2;
468 case V_PCH_LPC_RID_D3:
469 return SocD3;
470 case V_PCH_LPC_RID_D4:
471 return SocD4;
472 case V_PCH_LPC_RID_D5:
473 return SocD5;
474 case V_PCH_LPC_RID_D6:
475 return SocD6;
476 case V_PCH_LPC_RID_D7:
477 return SocD7;
478 default:
479 return SocSteppingMax;
480 }
481}