blob: cdb12e3244d9826f556273e01a6e268717612156 [file] [log] [blame]
Zheng Bao8210e892011-01-20 05:29:37 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Zheng Bao8210e892011-01-20 05:29:37 +000014 */
15
Elyes HAOUASa8802572016-10-10 20:26:01 +020016#define SYSTEM_TYPE 1 /* SERVER = 0, DESKTOP = 1, MOBILE = 2 */
Zheng Bao8210e892011-01-20 05:29:37 +000017
Elyes HAOUASa8802572016-10-10 20:26:01 +020018/* used by incoherent_ht */
Zheng Bao8210e892011-01-20 05:29:37 +000019#define FAM10_SCAN_PCI_BUS 0
20#define FAM10_ALLOCATE_IO_RANGE 0
21
22#include <stdint.h>
23#include <string.h>
24#include <device/pci_def.h>
25#include <device/pci_ids.h>
26#include <arch/io.h>
27#include <device/pnp_def.h>
Zheng Bao8210e892011-01-20 05:29:37 +000028#include <cpu/x86/lapic.h>
29#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050030#include <timestamp.h>
Zheng Bao8210e892011-01-20 05:29:37 +000031#include <cpu/amd/model_10xxx_rev.h>
Zheng Bao8210e892011-01-20 05:29:37 +000032#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110033#include <cpu/x86/lapic.h>
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050034#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <cpu/x86/bist.h>
Zheng Bao8210e892011-01-20 05:29:37 +000036#include <cpu/amd/mtrr.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110037#include <cpu/amd/car.h>
38#include <southbridge/amd/sb800/smbus.h>
39#include <northbridge/amd/amdfam10/raminit.h>
40#include <northbridge/amd/amdht/ht_wrapper.h>
41#include <cpu/amd/family_10h-family_15h/init_cpus.h>
42#include <arch/early_variables.h>
43#include <cbmem.h>
Zheng Bao8210e892011-01-20 05:29:37 +000044#include "southbridge/amd/rs780/early_setup.c"
45#include "southbridge/amd/sb800/early_setup.c"
Patrick Georgic9a08dd2011-03-04 17:09:21 +000046#include <spd.h>
Zheng Bao8210e892011-01-20 05:29:37 +000047
Zheng Bao8210e892011-01-20 05:29:37 +000048#include "resourcemap.c"
49#include "cpu/amd/quadcore/quadcore.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000050
Damien Zammit75a3d1f2016-11-28 00:29:10 +110051void activate_spd_rom(const struct mem_controller *ctrl);
52int spd_read_byte(unsigned device, unsigned address);
53extern struct sys_info sysinfo_car;
54
55void activate_spd_rom(const struct mem_controller *ctrl)
56{
57}
58
59int spd_read_byte(u32 device, u32 address)
60{
61 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
62}
Zheng Bao8210e892011-01-20 05:29:37 +000063
Zheng Bao8210e892011-01-20 05:29:37 +000064void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
65{
Patrick Georgibbc880e2012-11-20 18:20:56 +010066 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao8210e892011-01-20 05:29:37 +000067 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
68 u32 bsp_apicid = 0, val;
69 msr_t msr;
70
Timothy Pearson91e9f672015-03-19 16:44:46 -050071 timestamp_init(timestamp_get());
72 timestamp_add_now(TS_START_ROMSTAGE);
73
Zheng Bao8210e892011-01-20 05:29:37 +000074 if (!cpu_init_detectedx && boot_cpu()) {
75 /* Nothing special needs to be done to find bus 0 */
76 /* Allow the HT devices to be found */
77 /* mov bsp to bus 0xff when > 8 nodes */
78 set_bsp_node_CHtExtNodeCfgEn();
79 enumerate_ht_chain();
80
81 /* enable port80 decoding and southbridge poweron init */
82 sb800_lpc_port80();
83 inb(0x80); /* Wait sometime before post to port80, otherwise reset was needed. */
84 }
85
86 post_code(0x30);
87
88 if (bist == 0) {
89 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
90 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
91 }
92
93 post_code(0x32);
94
95 enable_rs780_dev8();
96 sb800_lpc_init();
97
Zheng Bao8210e892011-01-20 05:29:37 +000098 console_init();
Zheng Bao8210e892011-01-20 05:29:37 +000099
Zheng Bao8210e892011-01-20 05:29:37 +0000100
101 /* Halt if there was a built in self test failure */
102 report_bist_failure(bist);
103
Elyes HAOUASa8802572016-10-10 20:26:01 +0200104 /* Load MPB */
Zheng Bao8210e892011-01-20 05:29:37 +0000105 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200106 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Zheng Bao8210e892011-01-20 05:29:37 +0000107 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200108 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
109 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Zheng Bao8210e892011-01-20 05:29:37 +0000110
111 /* Setup sysinfo defaults */
112 set_sysinfo_in_ram(0);
113
114 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200115
Zheng Bao8210e892011-01-20 05:29:37 +0000116 post_code(0x33);
117
Timothy Pearson730a0432015-10-16 13:51:51 -0500118 cpuSetAMDMSR(0);
Zheng Bao8210e892011-01-20 05:29:37 +0000119 post_code(0x34);
120
121 amd_ht_init(sysinfo);
122 post_code(0x35);
123
124 /* Setup nodes PCI space and start core 0 AP init. */
125 finalize_node_setup(sysinfo);
126
127 /* Setup any mainboard PCI settings etc. */
128 setup_mb_resource_map();
129 post_code(0x36);
130
131 /* wait for all the APs core0 started by finalize_node_setup. */
132 /* FIXME: A bunch of cores are going to start output to serial at once.
133 It would be nice to fixup prink spinlocks for ROM XIP mode.
134 I think it could be done by putting the spinlock flag in the cache
135 of the BSP located right after sysinfo.
136 */
137 wait_all_core0_started();
138
Patrick Georgie1667822012-05-05 15:29:32 +0200139#if CONFIG_LOGICAL_CPUS
Zheng Bao8210e892011-01-20 05:29:37 +0000140 /* Core0 on each node is configured. Now setup any additional cores. */
141 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500142 start_other_cores(bsp_apicid);
Zheng Bao8210e892011-01-20 05:29:37 +0000143 post_code(0x37);
144 wait_all_other_cores_started(bsp_apicid);
145#endif
146
147 post_code(0x38);
148
149 /* run _early_setup before soft-reset. */
150 rs780_early_setup();
151 sb800_early_setup();
152
153#if CONFIG_SET_FIDVID
154 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200155 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000156
157 /* FIXME: The sb fid change may survive the warm reset and only
158 need to be done once.*/
159 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
160
161 post_code(0x39);
162
Elyes HAOUASa8802572016-10-10 20:26:01 +0200163 if (!warm_reset_detect(0)) { /* BSP is node 0 */
Zheng Bao8210e892011-01-20 05:29:37 +0000164 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
165 } else {
Elyes HAOUASa8802572016-10-10 20:26:01 +0200166 init_fidvid_stage2(bsp_apicid, 0); /* BSP is node 0 */
Zheng Bao8210e892011-01-20 05:29:37 +0000167 }
168
169 post_code(0x3A);
170
171 /* show final fid and vid */
Elyes HAOUAS6350a2e2016-09-16 20:49:38 +0200172 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200173 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000174#endif
175
176 rs780_htinit();
177
178 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
179 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800180 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Zheng Bao8210e892011-01-20 05:29:37 +0000181 soft_reset();
182 die("After soft_reset_x - shouldn't see this message!!!\n");
183 }
184
185 post_code(0x3B);
186
187 /* It's the time to set ctrl in sysinfo now; */
188 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
189 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
190
191 post_code(0x40);
192
Timothy Pearson91e9f672015-03-19 16:44:46 -0500193 timestamp_add_now(TS_BEFORE_INITRAM);
Zheng Bao8210e892011-01-20 05:29:37 +0000194 printk(BIOS_DEBUG, "raminit_amdmct()\n");
195 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500196 timestamp_add_now(TS_AFTER_INITRAM);
197
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500198 cbmem_initialize_empty();
Zheng Bao8210e892011-01-20 05:29:37 +0000199 post_code(0x41);
200
Timothy Pearson22564082015-03-27 22:49:18 -0500201 amdmct_cbmem_store_info(sysinfo);
202
Zheng Bao8210e892011-01-20 05:29:37 +0000203 rs780_before_pci_init();
204 sb800_before_pci_init();
205
206 post_code(0x42);
Elyes HAOUASa8802572016-10-10 20:26:01 +0200207 post_cache_as_ram(); /* BSP switch stack to ram, copy then execute LB. */
208 post_code(0x43); /* Should never see this post code. */
Zheng Bao8210e892011-01-20 05:29:37 +0000209}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000210
211/**
212 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
213 * Description:
214 * This routine is called every time a non-coherent chain is processed.
215 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
216 * swap list. The first part of the list controls the BUID assignment and the
217 * second part of the list provides the device to device linking. Device orientation
218 * can be detected automatically, or explicitly. See documentation for more details.
219 *
220 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
221 * based on each device's unit count.
222 *
223 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700224 * @param[in] node = The node on which this chain is located
225 * @param[in] link = The link on the host for this chain
226 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000227 */
228BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
229{
230 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
231 /* If the BUID was adjusted in early_ht we need to do the manual override */
232 if ((node == 0) && (link == 0)) { /* BSP SB link */
233 *List = swaplist;
234 return 1;
235 }
236
237 return 0;
238}