blob: 6d036856834c17a3c247c1167d64b8a8b54cd090 [file] [log] [blame]
Zheng Bao8210e892011-01-20 05:29:37 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Zheng Bao8210e892011-01-20 05:29:37 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
28#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
Zheng Bao8210e892011-01-20 05:29:37 +000034#include <cpu/x86/lapic.h>
35#include <console/console.h>
36#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <northbridge/amd/amdfam10/raminit.h>
38#include <northbridge/amd/amdfam10/amdfam10.h>
Zheng Bao8210e892011-01-20 05:29:37 +000039#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110040#include <cpu/x86/lapic.h>
Zheng Bao8210e892011-01-20 05:29:37 +000041#include "northbridge/amd/amdfam10/reset_test.c"
42#include <console/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110043#include <cpu/x86/bist.h>
Zheng Bao8210e892011-01-20 05:29:37 +000044#include <cpu/amd/mtrr.h>
45#include "northbridge/amd/amdfam10/setup_resource_map.c"
46#include "southbridge/amd/rs780/early_setup.c"
47#include "southbridge/amd/sb800/early_setup.c"
48#include "northbridge/amd/amdfam10/debug.c"
Patrick Georgic9a08dd2011-03-04 17:09:21 +000049#include <spd.h>
Zheng Bao8210e892011-01-20 05:29:37 +000050
51static void activate_spd_rom(const struct mem_controller *ctrl)
52{
53}
54
55static int spd_read_byte(u32 device, u32 address)
56{
57 return smbus_read_byte(device, address);
58}
59
Edward O'Callaghan77757c22015-01-04 21:33:39 +110060#include <northbridge/amd/amdfam10/amdfam10.h>
Zheng Bao8210e892011-01-20 05:29:37 +000061#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
62#include "northbridge/amd/amdfam10/pci.c"
63#include "resourcemap.c"
64#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110065#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000066
Zheng Bao8210e892011-01-20 05:29:37 +000067#include "cpu/amd/model_10xxx/init_cpus.c"
68#include "northbridge/amd/amdfam10/early_ht.c"
69
Zheng Bao8210e892011-01-20 05:29:37 +000070void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
71{
Patrick Georgibbc880e2012-11-20 18:20:56 +010072 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao8210e892011-01-20 05:29:37 +000073 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
74 u32 bsp_apicid = 0, val;
75 msr_t msr;
76
77 if (!cpu_init_detectedx && boot_cpu()) {
78 /* Nothing special needs to be done to find bus 0 */
79 /* Allow the HT devices to be found */
80 /* mov bsp to bus 0xff when > 8 nodes */
81 set_bsp_node_CHtExtNodeCfgEn();
82 enumerate_ht_chain();
83
84 /* enable port80 decoding and southbridge poweron init */
85 sb800_lpc_port80();
86 inb(0x80); /* Wait sometime before post to port80, otherwise reset was needed. */
87 }
88
89 post_code(0x30);
90
91 if (bist == 0) {
92 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
93 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
94 }
95
96 post_code(0x32);
97
98 enable_rs780_dev8();
99 sb800_lpc_init();
100
Zheng Bao8210e892011-01-20 05:29:37 +0000101 console_init();
Zheng Bao8210e892011-01-20 05:29:37 +0000102
103// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
104
105 /* Halt if there was a built in self test failure */
106 report_bist_failure(bist);
107
108 // Load MPB
109 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200110 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Zheng Bao8210e892011-01-20 05:29:37 +0000111 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200112 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
113 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Zheng Bao8210e892011-01-20 05:29:37 +0000114
115 /* Setup sysinfo defaults */
116 set_sysinfo_in_ram(0);
117
118 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200119
Zheng Bao8210e892011-01-20 05:29:37 +0000120 post_code(0x33);
121
122 cpuSetAMDMSR();
123 post_code(0x34);
124
125 amd_ht_init(sysinfo);
126 post_code(0x35);
127
128 /* Setup nodes PCI space and start core 0 AP init. */
129 finalize_node_setup(sysinfo);
130
131 /* Setup any mainboard PCI settings etc. */
132 setup_mb_resource_map();
133 post_code(0x36);
134
135 /* wait for all the APs core0 started by finalize_node_setup. */
136 /* FIXME: A bunch of cores are going to start output to serial at once.
137 It would be nice to fixup prink spinlocks for ROM XIP mode.
138 I think it could be done by putting the spinlock flag in the cache
139 of the BSP located right after sysinfo.
140 */
141 wait_all_core0_started();
142
Patrick Georgie1667822012-05-05 15:29:32 +0200143#if CONFIG_LOGICAL_CPUS
Zheng Bao8210e892011-01-20 05:29:37 +0000144 /* Core0 on each node is configured. Now setup any additional cores. */
145 printk(BIOS_DEBUG, "start_other_cores()\n");
146 start_other_cores();
147 post_code(0x37);
148 wait_all_other_cores_started(bsp_apicid);
149#endif
150
151 post_code(0x38);
152
153 /* run _early_setup before soft-reset. */
154 rs780_early_setup();
155 sb800_early_setup();
156
157#if CONFIG_SET_FIDVID
158 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200159 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000160
161 /* FIXME: The sb fid change may survive the warm reset and only
162 need to be done once.*/
163 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
164
165 post_code(0x39);
166
167 if (!warm_reset_detect(0)) { // BSP is node 0
168 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
169 } else {
170 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
171 }
172
173 post_code(0x3A);
174
175 /* show final fid and vid */
176 msr=rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200177 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000178#endif
179
180 rs780_htinit();
181
182 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
183 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800184 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Zheng Bao8210e892011-01-20 05:29:37 +0000185 soft_reset();
186 die("After soft_reset_x - shouldn't see this message!!!\n");
187 }
188
189 post_code(0x3B);
190
191 /* It's the time to set ctrl in sysinfo now; */
192 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
193 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
194
195 post_code(0x40);
196
197// die("Die Before MCT init.");
198
199 printk(BIOS_DEBUG, "raminit_amdmct()\n");
200 raminit_amdmct(sysinfo);
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500201 cbmem_initialize_empty();
Zheng Bao8210e892011-01-20 05:29:37 +0000202 post_code(0x41);
203
204/*
205 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
206 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
207 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
208 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
209*/
210
211// ram_check(0x00200000, 0x00200000 + (640 * 1024));
212// ram_check(0x40200000, 0x40200000 + (640 * 1024));
213
214// die("After MCT init before CAR disabled.");
215
216 rs780_before_pci_init();
217 sb800_before_pci_init();
218
219 post_code(0x42);
220 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
221 post_code(0x43); // Should never see this post code.
222}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000223
224/**
225 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
226 * Description:
227 * This routine is called every time a non-coherent chain is processed.
228 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
229 * swap list. The first part of the list controls the BUID assignment and the
230 * second part of the list provides the device to device linking. Device orientation
231 * can be detected automatically, or explicitly. See documentation for more details.
232 *
233 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
234 * based on each device's unit count.
235 *
236 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700237 * @param[in] node = The node on which this chain is located
238 * @param[in] link = The link on the host for this chain
239 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000240 */
241BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
242{
243 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
244 /* If the BUID was adjusted in early_ht we need to do the manual override */
245 if ((node == 0) && (link == 0)) { /* BSP SB link */
246 *List = swaplist;
247 return 1;
248 }
249
250 return 0;
251}