blob: 6b094fac35ab7d0e655fc89772e394e33a0aa675 [file] [log] [blame]
Zheng Bao8210e892011-01-20 05:29:37 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Zheng Bao8210e892011-01-20 05:29:37 +000014 */
15
Elyes HAOUASa8802572016-10-10 20:26:01 +020016#define SYSTEM_TYPE 1 /* SERVER = 0, DESKTOP = 1, MOBILE = 2 */
Zheng Bao8210e892011-01-20 05:29:37 +000017
Elyes HAOUASa8802572016-10-10 20:26:01 +020018/* used by incoherent_ht */
Zheng Bao8210e892011-01-20 05:29:37 +000019#define FAM10_SCAN_PCI_BUS 0
20#define FAM10_ALLOCATE_IO_RANGE 0
21
22#include <stdint.h>
23#include <string.h>
24#include <device/pci_def.h>
25#include <device/pci_ids.h>
26#include <arch/io.h>
27#include <device/pnp_def.h>
Zheng Bao8210e892011-01-20 05:29:37 +000028#include <cpu/x86/lapic.h>
29#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050030#include <timestamp.h>
Zheng Bao8210e892011-01-20 05:29:37 +000031#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110032#include <northbridge/amd/amdfam10/raminit.h>
33#include <northbridge/amd/amdfam10/amdfam10.h>
Zheng Bao8210e892011-01-20 05:29:37 +000034#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110035#include <cpu/x86/lapic.h>
Zheng Bao8210e892011-01-20 05:29:37 +000036#include "northbridge/amd/amdfam10/reset_test.c"
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050037#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <cpu/x86/bist.h>
Zheng Bao8210e892011-01-20 05:29:37 +000039#include <cpu/amd/mtrr.h>
40#include "northbridge/amd/amdfam10/setup_resource_map.c"
41#include "southbridge/amd/rs780/early_setup.c"
42#include "southbridge/amd/sb800/early_setup.c"
43#include "northbridge/amd/amdfam10/debug.c"
Patrick Georgic9a08dd2011-03-04 17:09:21 +000044#include <spd.h>
Zheng Bao8210e892011-01-20 05:29:37 +000045
46static void activate_spd_rom(const struct mem_controller *ctrl)
47{
48}
49
50static int spd_read_byte(u32 device, u32 address)
51{
52 return smbus_read_byte(device, address);
53}
54
Edward O'Callaghan77757c22015-01-04 21:33:39 +110055#include <northbridge/amd/amdfam10/amdfam10.h>
Zheng Bao8210e892011-01-20 05:29:37 +000056#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
57#include "northbridge/amd/amdfam10/pci.c"
58#include "resourcemap.c"
59#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110060#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000061
Timothy Pearsonb30d7ed2015-10-16 14:24:06 -050062#include "cpu/amd/family_10h-family_15h/init_cpus.c"
Zheng Bao8210e892011-01-20 05:29:37 +000063#include "northbridge/amd/amdfam10/early_ht.c"
64
Zheng Bao8210e892011-01-20 05:29:37 +000065void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
66{
Patrick Georgibbc880e2012-11-20 18:20:56 +010067 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao8210e892011-01-20 05:29:37 +000068 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
69 u32 bsp_apicid = 0, val;
70 msr_t msr;
71
Timothy Pearson91e9f672015-03-19 16:44:46 -050072 timestamp_init(timestamp_get());
73 timestamp_add_now(TS_START_ROMSTAGE);
74
Zheng Bao8210e892011-01-20 05:29:37 +000075 if (!cpu_init_detectedx && boot_cpu()) {
76 /* Nothing special needs to be done to find bus 0 */
77 /* Allow the HT devices to be found */
78 /* mov bsp to bus 0xff when > 8 nodes */
79 set_bsp_node_CHtExtNodeCfgEn();
80 enumerate_ht_chain();
81
82 /* enable port80 decoding and southbridge poweron init */
83 sb800_lpc_port80();
84 inb(0x80); /* Wait sometime before post to port80, otherwise reset was needed. */
85 }
86
87 post_code(0x30);
88
89 if (bist == 0) {
90 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
91 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
92 }
93
94 post_code(0x32);
95
96 enable_rs780_dev8();
97 sb800_lpc_init();
98
Zheng Bao8210e892011-01-20 05:29:37 +000099 console_init();
Zheng Bao8210e892011-01-20 05:29:37 +0000100
Zheng Bao8210e892011-01-20 05:29:37 +0000101
102 /* Halt if there was a built in self test failure */
103 report_bist_failure(bist);
104
Elyes HAOUASa8802572016-10-10 20:26:01 +0200105 /* Load MPB */
Zheng Bao8210e892011-01-20 05:29:37 +0000106 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200107 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Zheng Bao8210e892011-01-20 05:29:37 +0000108 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200109 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
110 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Zheng Bao8210e892011-01-20 05:29:37 +0000111
112 /* Setup sysinfo defaults */
113 set_sysinfo_in_ram(0);
114
115 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200116
Zheng Bao8210e892011-01-20 05:29:37 +0000117 post_code(0x33);
118
Timothy Pearson730a0432015-10-16 13:51:51 -0500119 cpuSetAMDMSR(0);
Zheng Bao8210e892011-01-20 05:29:37 +0000120 post_code(0x34);
121
122 amd_ht_init(sysinfo);
123 post_code(0x35);
124
125 /* Setup nodes PCI space and start core 0 AP init. */
126 finalize_node_setup(sysinfo);
127
128 /* Setup any mainboard PCI settings etc. */
129 setup_mb_resource_map();
130 post_code(0x36);
131
132 /* wait for all the APs core0 started by finalize_node_setup. */
133 /* FIXME: A bunch of cores are going to start output to serial at once.
134 It would be nice to fixup prink spinlocks for ROM XIP mode.
135 I think it could be done by putting the spinlock flag in the cache
136 of the BSP located right after sysinfo.
137 */
138 wait_all_core0_started();
139
Patrick Georgie1667822012-05-05 15:29:32 +0200140#if CONFIG_LOGICAL_CPUS
Zheng Bao8210e892011-01-20 05:29:37 +0000141 /* Core0 on each node is configured. Now setup any additional cores. */
142 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500143 start_other_cores(bsp_apicid);
Zheng Bao8210e892011-01-20 05:29:37 +0000144 post_code(0x37);
145 wait_all_other_cores_started(bsp_apicid);
146#endif
147
148 post_code(0x38);
149
150 /* run _early_setup before soft-reset. */
151 rs780_early_setup();
152 sb800_early_setup();
153
154#if CONFIG_SET_FIDVID
155 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200156 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000157
158 /* FIXME: The sb fid change may survive the warm reset and only
159 need to be done once.*/
160 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
161
162 post_code(0x39);
163
Elyes HAOUASa8802572016-10-10 20:26:01 +0200164 if (!warm_reset_detect(0)) { /* BSP is node 0 */
Zheng Bao8210e892011-01-20 05:29:37 +0000165 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
166 } else {
Elyes HAOUASa8802572016-10-10 20:26:01 +0200167 init_fidvid_stage2(bsp_apicid, 0); /* BSP is node 0 */
Zheng Bao8210e892011-01-20 05:29:37 +0000168 }
169
170 post_code(0x3A);
171
172 /* show final fid and vid */
Elyes HAOUAS6350a2e2016-09-16 20:49:38 +0200173 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200174 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Zheng Bao8210e892011-01-20 05:29:37 +0000175#endif
176
177 rs780_htinit();
178
179 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
180 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800181 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Zheng Bao8210e892011-01-20 05:29:37 +0000182 soft_reset();
183 die("After soft_reset_x - shouldn't see this message!!!\n");
184 }
185
186 post_code(0x3B);
187
188 /* It's the time to set ctrl in sysinfo now; */
189 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
190 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
191
192 post_code(0x40);
193
Timothy Pearson91e9f672015-03-19 16:44:46 -0500194 timestamp_add_now(TS_BEFORE_INITRAM);
Zheng Bao8210e892011-01-20 05:29:37 +0000195 printk(BIOS_DEBUG, "raminit_amdmct()\n");
196 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500197 timestamp_add_now(TS_AFTER_INITRAM);
198
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500199 cbmem_initialize_empty();
Zheng Bao8210e892011-01-20 05:29:37 +0000200 post_code(0x41);
201
Timothy Pearson22564082015-03-27 22:49:18 -0500202 amdmct_cbmem_store_info(sysinfo);
203
Zheng Bao8210e892011-01-20 05:29:37 +0000204 rs780_before_pci_init();
205 sb800_before_pci_init();
206
207 post_code(0x42);
Elyes HAOUASa8802572016-10-10 20:26:01 +0200208 post_cache_as_ram(); /* BSP switch stack to ram, copy then execute LB. */
209 post_code(0x43); /* Should never see this post code. */
Zheng Bao8210e892011-01-20 05:29:37 +0000210}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000211
212/**
213 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
214 * Description:
215 * This routine is called every time a non-coherent chain is processed.
216 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
217 * swap list. The first part of the list controls the BUID assignment and the
218 * second part of the list provides the device to device linking. Device orientation
219 * can be detected automatically, or explicitly. See documentation for more details.
220 *
221 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
222 * based on each device's unit count.
223 *
224 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700225 * @param[in] node = The node on which this chain is located
226 * @param[in] link = The link on the host for this chain
227 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000228 */
229BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
230{
231 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
232 /* If the BUID was adjusted in early_ht we need to do the manual override */
233 if ((node == 0) && (link == 0)) { /* BSP SB link */
234 *List = swaplist;
235 return 1;
236 }
237
238 return 0;
239}