blob: 1367f9f61d830ec305349b71d77c0c403388ee23 [file] [log] [blame]
Zheng Bao8210e892011-01-20 05:29:37 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Zheng Bao8210e892011-01-20 05:29:37 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
28#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
Zheng Bao8210e892011-01-20 05:29:37 +000034#include <cpu/x86/lapic.h>
35#include <console/console.h>
36#include <cpu/amd/model_10xxx_rev.h>
37#include "northbridge/amd/amdfam10/raminit.h"
38#include "northbridge/amd/amdfam10/amdfam10.h"
39#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030040#include "cpu/x86/lapic.h"
Zheng Bao8210e892011-01-20 05:29:37 +000041#include "northbridge/amd/amdfam10/reset_test.c"
42#include <console/loglevel.h>
43#include "cpu/x86/bist.h"
Zheng Bao8210e892011-01-20 05:29:37 +000044#include "cpu/x86/mtrr/earlymtrr.c"
45#include <cpu/amd/mtrr.h>
46#include "northbridge/amd/amdfam10/setup_resource_map.c"
47#include "southbridge/amd/rs780/early_setup.c"
48#include "southbridge/amd/sb800/early_setup.c"
49#include "northbridge/amd/amdfam10/debug.c"
Patrick Georgic9a08dd2011-03-04 17:09:21 +000050#include <spd.h>
Zheng Bao8210e892011-01-20 05:29:37 +000051
52static void activate_spd_rom(const struct mem_controller *ctrl)
53{
54}
55
56static int spd_read_byte(u32 device, u32 address)
57{
58 return smbus_read_byte(device, address);
59}
60
61#include "northbridge/amd/amdfam10/amdfam10.h"
62#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
63#include "northbridge/amd/amdfam10/pci.c"
64#include "resourcemap.c"
65#include "cpu/amd/quadcore/quadcore.c"
66#include "cpu/amd/car/post_cache_as_ram.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020067#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000068
Zheng Bao8210e892011-01-20 05:29:37 +000069#include "cpu/amd/model_10xxx/init_cpus.c"
70#include "northbridge/amd/amdfam10/early_ht.c"
71
72#define RC00 0
73#define RC01 1
74
Zheng Bao8210e892011-01-20 05:29:37 +000075void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
76{
Patrick Georgibbc880e2012-11-20 18:20:56 +010077 struct sys_info *sysinfo = &sysinfo_car;
Zheng Bao8210e892011-01-20 05:29:37 +000078 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
79 u32 bsp_apicid = 0, val;
80 msr_t msr;
81
82 if (!cpu_init_detectedx && boot_cpu()) {
83 /* Nothing special needs to be done to find bus 0 */
84 /* Allow the HT devices to be found */
85 /* mov bsp to bus 0xff when > 8 nodes */
86 set_bsp_node_CHtExtNodeCfgEn();
87 enumerate_ht_chain();
88
89 /* enable port80 decoding and southbridge poweron init */
90 sb800_lpc_port80();
91 inb(0x80); /* Wait sometime before post to port80, otherwise reset was needed. */
92 }
93
94 post_code(0x30);
95
96 if (bist == 0) {
97 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
98 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
99 }
100
101 post_code(0x32);
102
103 enable_rs780_dev8();
104 sb800_lpc_init();
105
Zheng Bao8210e892011-01-20 05:29:37 +0000106 console_init();
Zheng Bao8210e892011-01-20 05:29:37 +0000107
108// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
109
110 /* Halt if there was a built in self test failure */
111 report_bist_failure(bist);
112
113 // Load MPB
114 val = cpuid_eax(1);
115 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
116 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
117 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
118 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
119
120 /* Setup sysinfo defaults */
121 set_sysinfo_in_ram(0);
122
123 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200124
Zheng Bao8210e892011-01-20 05:29:37 +0000125 post_code(0x33);
126
127 cpuSetAMDMSR();
128 post_code(0x34);
129
130 amd_ht_init(sysinfo);
131 post_code(0x35);
132
133 /* Setup nodes PCI space and start core 0 AP init. */
134 finalize_node_setup(sysinfo);
135
136 /* Setup any mainboard PCI settings etc. */
137 setup_mb_resource_map();
138 post_code(0x36);
139
140 /* wait for all the APs core0 started by finalize_node_setup. */
141 /* FIXME: A bunch of cores are going to start output to serial at once.
142 It would be nice to fixup prink spinlocks for ROM XIP mode.
143 I think it could be done by putting the spinlock flag in the cache
144 of the BSP located right after sysinfo.
145 */
146 wait_all_core0_started();
147
Patrick Georgie1667822012-05-05 15:29:32 +0200148#if CONFIG_LOGICAL_CPUS
Zheng Bao8210e892011-01-20 05:29:37 +0000149 /* Core0 on each node is configured. Now setup any additional cores. */
150 printk(BIOS_DEBUG, "start_other_cores()\n");
151 start_other_cores();
152 post_code(0x37);
153 wait_all_other_cores_started(bsp_apicid);
154#endif
155
156 post_code(0x38);
157
158 /* run _early_setup before soft-reset. */
159 rs780_early_setup();
160 sb800_early_setup();
161
162#if CONFIG_SET_FIDVID
163 msr = rdmsr(0xc0010071);
164 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
165
166 /* FIXME: The sb fid change may survive the warm reset and only
167 need to be done once.*/
168 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
169
170 post_code(0x39);
171
172 if (!warm_reset_detect(0)) { // BSP is node 0
173 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
174 } else {
175 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
176 }
177
178 post_code(0x3A);
179
180 /* show final fid and vid */
181 msr=rdmsr(0xc0010071);
182 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
183#endif
184
185 rs780_htinit();
186
187 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
188 if (!warm_reset_detect(0)) {
189 print_info("...WARM RESET...\n\n\n");
190 soft_reset();
191 die("After soft_reset_x - shouldn't see this message!!!\n");
192 }
193
194 post_code(0x3B);
195
196 /* It's the time to set ctrl in sysinfo now; */
197 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
198 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
199
200 post_code(0x40);
201
202// die("Die Before MCT init.");
203
204 printk(BIOS_DEBUG, "raminit_amdmct()\n");
205 raminit_amdmct(sysinfo);
206 post_code(0x41);
207
208/*
209 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
210 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
211 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
213*/
214
215// ram_check(0x00200000, 0x00200000 + (640 * 1024));
216// ram_check(0x40200000, 0x40200000 + (640 * 1024));
217
218// die("After MCT init before CAR disabled.");
219
220 rs780_before_pci_init();
221 sb800_before_pci_init();
222
223 post_code(0x42);
224 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
225 post_code(0x43); // Should never see this post code.
226}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000227
228/**
229 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
230 * Description:
231 * This routine is called every time a non-coherent chain is processed.
232 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
233 * swap list. The first part of the list controls the BUID assignment and the
234 * second part of the list provides the device to device linking. Device orientation
235 * can be detected automatically, or explicitly. See documentation for more details.
236 *
237 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
238 * based on each device's unit count.
239 *
240 * Parameters:
241 * @param[in] u8 node = The node on which this chain is located
242 * @param[in] u8 link = The link on the host for this chain
243 * @param[out] u8** list = supply a pointer to a list
244 * @param[out] BOOL result = true to use a manual list
245 * false to initialize the link automatically
246 */
247BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
248{
249 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
250 /* If the BUID was adjusted in early_ht we need to do the manual override */
251 if ((node == 0) && (link == 0)) { /* BSP SB link */
252 *List = swaplist;
253 return 1;
254 }
255
256 return 0;
257}