blob: 7bd4ddd08bc52459394a273b1d61b9e5e27f8926 [file] [log] [blame]
Zheng Bao8210e892011-01-20 05:29:37 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
28#include <stdint.h>
29#include <string.h>
30#include <device/pci_def.h>
31#include <device/pci_ids.h>
32#include <arch/io.h>
33#include <device/pnp_def.h>
34#include <arch/romcc_io.h>
35#include <cpu/x86/lapic.h>
36#include <console/console.h>
37#include <cpu/amd/model_10xxx_rev.h>
38#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
40#include <lib.h>
41#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
43#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
45#include <usbdebug.h>
46#include "cpu/x86/mtrr/earlymtrr.c"
47#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
49#include "southbridge/amd/rs780/early_setup.c"
50#include "southbridge/amd/sb800/early_setup.c"
51#include "northbridge/amd/amdfam10/debug.c"
52
53static void activate_spd_rom(const struct mem_controller *ctrl)
54{
55}
56
57static int spd_read_byte(u32 device, u32 address)
58{
59 return smbus_read_byte(device, address);
60}
61
62#include "northbridge/amd/amdfam10/amdfam10.h"
63#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
64#include "northbridge/amd/amdfam10/pci.c"
65#include "resourcemap.c"
66#include "cpu/amd/quadcore/quadcore.c"
67#include "cpu/amd/car/post_cache_as_ram.c"
68#include "cpu/amd/microcode/microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000069
70#if CONFIG_UPDATE_CPU_MICROCODE
Zheng Bao8210e892011-01-20 05:29:37 +000071#include "cpu/amd/model_10xxx/update_microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000072#endif
73
Zheng Bao8210e892011-01-20 05:29:37 +000074#include "cpu/amd/model_10xxx/init_cpus.c"
75#include "northbridge/amd/amdfam10/early_ht.c"
76
77#define RC00 0
78#define RC01 1
79
80#define DIMM0 0x50
81#define DIMM1 0x51
82#define DIMM2 0x52
83#define DIMM3 0x53
84
85void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
86{
87 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
88 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
89 u32 bsp_apicid = 0, val;
90 msr_t msr;
91
92 if (!cpu_init_detectedx && boot_cpu()) {
93 /* Nothing special needs to be done to find bus 0 */
94 /* Allow the HT devices to be found */
95 /* mov bsp to bus 0xff when > 8 nodes */
96 set_bsp_node_CHtExtNodeCfgEn();
97 enumerate_ht_chain();
98
99 /* enable port80 decoding and southbridge poweron init */
100 sb800_lpc_port80();
101 inb(0x80); /* Wait sometime before post to port80, otherwise reset was needed. */
102 }
103
104 post_code(0x30);
105
106 if (bist == 0) {
107 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
108 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
109 }
110
111 post_code(0x32);
112
113 enable_rs780_dev8();
114 sb800_lpc_init();
115
116 uart_init();
117#if CONFIG_USBDEBUG
118 sb800_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
119 early_usbdebug_init();
120#endif
121 console_init();
122 printk(BIOS_DEBUG, "\n");
123
124// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
125
126 /* Halt if there was a built in self test failure */
127 report_bist_failure(bist);
128
129 // Load MPB
130 val = cpuid_eax(1);
131 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
132 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
133 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
134 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
135
136 /* Setup sysinfo defaults */
137 set_sysinfo_in_ram(0);
138
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000139#if CONFIG_UPDATE_CPU_MICROCODE
Zheng Bao8210e892011-01-20 05:29:37 +0000140 update_microcode(val);
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000141#endif
Zheng Bao8210e892011-01-20 05:29:37 +0000142 post_code(0x33);
143
144 cpuSetAMDMSR();
145 post_code(0x34);
146
147 amd_ht_init(sysinfo);
148 post_code(0x35);
149
150 /* Setup nodes PCI space and start core 0 AP init. */
151 finalize_node_setup(sysinfo);
152
153 /* Setup any mainboard PCI settings etc. */
154 setup_mb_resource_map();
155 post_code(0x36);
156
157 /* wait for all the APs core0 started by finalize_node_setup. */
158 /* FIXME: A bunch of cores are going to start output to serial at once.
159 It would be nice to fixup prink spinlocks for ROM XIP mode.
160 I think it could be done by putting the spinlock flag in the cache
161 of the BSP located right after sysinfo.
162 */
163 wait_all_core0_started();
164
165#if CONFIG_LOGICAL_CPUS==1
166 /* Core0 on each node is configured. Now setup any additional cores. */
167 printk(BIOS_DEBUG, "start_other_cores()\n");
168 start_other_cores();
169 post_code(0x37);
170 wait_all_other_cores_started(bsp_apicid);
171#endif
172
173 post_code(0x38);
174
175 /* run _early_setup before soft-reset. */
176 rs780_early_setup();
177 sb800_early_setup();
178
179#if CONFIG_SET_FIDVID
180 msr = rdmsr(0xc0010071);
181 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
182
183 /* FIXME: The sb fid change may survive the warm reset and only
184 need to be done once.*/
185 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
186
187 post_code(0x39);
188
189 if (!warm_reset_detect(0)) { // BSP is node 0
190 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
191 } else {
192 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
193 }
194
195 post_code(0x3A);
196
197 /* show final fid and vid */
198 msr=rdmsr(0xc0010071);
199 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
200#endif
201
202 rs780_htinit();
203
204 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
205 if (!warm_reset_detect(0)) {
206 print_info("...WARM RESET...\n\n\n");
207 soft_reset();
208 die("After soft_reset_x - shouldn't see this message!!!\n");
209 }
210
211 post_code(0x3B);
212
213 /* It's the time to set ctrl in sysinfo now; */
214 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
215 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
216
217 post_code(0x40);
218
219// die("Die Before MCT init.");
220
221 printk(BIOS_DEBUG, "raminit_amdmct()\n");
222 raminit_amdmct(sysinfo);
223 post_code(0x41);
224
225/*
226 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
227 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
228 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
229 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
230*/
231
232// ram_check(0x00200000, 0x00200000 + (640 * 1024));
233// ram_check(0x40200000, 0x40200000 + (640 * 1024));
234
235// die("After MCT init before CAR disabled.");
236
237 rs780_before_pci_init();
238 sb800_before_pci_init();
239
240 post_code(0x42);
241 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
242 post_code(0x43); // Should never see this post code.
243}