blob: 8f65433f059fc74054a20f1df80acf0d0bb06da6 [file] [log] [blame]
Aaron Durbine18d68f2013-10-24 00:05:31 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2013 Google Inc.
Frans Hendriks802f43d2018-10-29 14:17:16 +01006 * Copyright (C) 2018 Eltan B.V.
Aaron Durbine18d68f2013-10-24 00:05:31 -05007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Aaron Durbine18d68f2013-10-24 00:05:31 -050016 */
17
18#include <stdint.h>
19#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020020#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Kein Yuan35110232014-02-22 12:26:55 -080022#include <arch/acpi.h>
Elyes HAOUASd2b9ec12018-10-27 09:41:02 +020023#include <arch/cpu.h>
Aaron Durbin4177db52014-02-05 14:55:26 -060024#include <bootstate.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080025#include <cbmem.h>
Aaron Durbind7bc23a2013-10-29 16:37:10 -050026#include <console/console.h>
Aaron Durbin4177db52014-02-05 14:55:26 -060027#include <cpu/x86/smm.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050028#include <device/device.h>
29#include <device/pci.h>
30#include <device/pci_ids.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080031#include <pc80/mc146818rtc.h>
Kein Yuan35110232014-02-22 12:26:55 -080032#include <drivers/uart/uart8250reg.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010033#include <string.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050034
Julius Werner18ea2d32014-10-07 16:42:17 -070035#include <soc/iomap.h>
36#include <soc/irq.h>
37#include <soc/lpc.h>
38#include <soc/nvs.h>
39#include <soc/pci_devs.h>
40#include <soc/pmc.h>
41#include <soc/ramstage.h>
42#include <soc/spi.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080043#include "chip.h"
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +020044#include <arch/acpigen.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050045
46static inline void
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020047add_mmio_resource(struct device *dev, int i, unsigned long addr,
48 unsigned long size)
Aaron Durbine18d68f2013-10-24 00:05:31 -050049{
50 mmio_resource(dev, i, addr >> 10, size >> 10);
51}
52
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020053static void sc_add_mmio_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -050054{
Duncan Laurie7fbe20b2013-11-04 17:00:22 -080055 add_mmio_resource(dev, 0xfeb, ABORT_BASE_ADDRESS, ABORT_BASE_SIZE);
56 add_mmio_resource(dev, PBASE, PMC_BASE_ADDRESS, PMC_BASE_SIZE);
57 add_mmio_resource(dev, IOBASE, IO_BASE_ADDRESS, IO_BASE_SIZE);
58 add_mmio_resource(dev, IBASE, ILB_BASE_ADDRESS, ILB_BASE_SIZE);
59 add_mmio_resource(dev, SBASE, SPI_BASE_ADDRESS, SPI_BASE_SIZE);
60 add_mmio_resource(dev, MPBASE, MPHY_BASE_ADDRESS, MPHY_BASE_SIZE);
61 add_mmio_resource(dev, PUBASE, PUNIT_BASE_ADDRESS, PUNIT_BASE_SIZE);
62 add_mmio_resource(dev, RCBA, RCBA_BASE_ADDRESS, RCBA_BASE_SIZE);
Aaron Durbine18d68f2013-10-24 00:05:31 -050063}
64
65/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
66#define LPC_DEFAULT_IO_RANGE_LOWER 0
67#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
68
69static inline int io_range_in_default(int base, int size)
70{
71 /* Does it start above the range? */
72 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
73 return 0;
74
75 /* Is it entirely contained? */
76 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
77 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
78 return 1;
79
80 /* This will return not in range for partial overlaps. */
81 return 0;
82}
83
84/*
85 * Note: this function assumes there is no overlap with the default LPC device's
86 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
87 */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020088static void sc_add_io_resource(struct device *dev, int base, int size,
89 int index)
Aaron Durbine18d68f2013-10-24 00:05:31 -050090{
91 struct resource *res;
92
93 if (io_range_in_default(base, size))
94 return;
95
96 res = new_resource(dev, index);
97 res->base = base;
98 res->size = size;
99 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
100}
101
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200102static void sc_add_io_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -0500103{
104 struct resource *res;
105
106 /* Add the default claimed IO range for the LPC device. */
107 res = new_resource(dev, 0);
108 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
109 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
110 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
111
112 /* GPIO */
Frans Hendriks802f43d2018-10-29 14:17:16 +0100113 sc_add_io_resource(dev, GPIO_BASE_ADDRESS, GPIO_BASE_SIZE, GBASE);
Aaron Durbine18d68f2013-10-24 00:05:31 -0500114
115 /* ACPI */
Frans Hendriks802f43d2018-10-29 14:17:16 +0100116 sc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, ABASE);
Aaron Durbine18d68f2013-10-24 00:05:31 -0500117}
118
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200119static void sc_read_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -0500120{
121 /* Get the normal PCI resources of this device. */
122 pci_dev_read_resources(dev);
123
124 /* Add non-standard MMIO resources. */
125 sc_add_mmio_resources(dev);
126
127 /* Add IO resources. */
128 sc_add_io_resources(dev);
129}
130
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800131static void sc_rtc_init(void)
132{
Aaron Durbin64b4bdd2017-09-15 14:24:03 -0600133 cmos_init(rtc_failure());
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800134}
135
Kein Yuan35110232014-02-22 12:26:55 -0800136/*
137 * The UART hardware loses power while in suspend. Because of this the kernel
138 * can hang because it doesn't re-initialize serial ports it is using for
139 * consoles at resume time. The following function configures the UART
140 * if the hardware is enabled though it may not be the correct baud rate
141 * or configuration. This is definitely a hack, but it helps the kernel
142 * along.
143 */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200144static void com1_configure_resume(struct device *dev)
Kein Yuan35110232014-02-22 12:26:55 -0800145{
146 const uint16_t port = 0x3f8;
147
Martin Roth99a3bba2014-12-07 14:57:26 -0700148 /* Is the UART I/O port enabled? */
Kein Yuan35110232014-02-22 12:26:55 -0800149 if (!(pci_read_config32(dev, UART_CONT) & 1))
150 return;
151
152 /* Disable interrupts */
153 outb(0x0, port + UART8250_IER);
154
155 /* Enable FIFOs */
156 outb(UART8250_FCR_FIFO_EN, port + UART8250_FCR);
157
158 /* assert DTR and RTS so the other end is happy */
159 outb(UART8250_MCR_DTR | UART8250_MCR_RTS, port + UART8250_MCR);
160
161 /* DLAB on */
162 outb(UART8250_LCR_DLAB | 3, port + UART8250_LCR);
163
164 /* Set Baud Rate Divisor. 1 ==> 115200 Baud */
165 outb(1, port + UART8250_DLL);
166 outb(0, port + UART8250_DLM);
167
168 /* Set to 3 for 8N1 */
169 outb(3, port + UART8250_LCR);
170}
171
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200172static void sc_init(struct device *dev)
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600173{
174 int i;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800175 u8 *pr_base = (u8 *)(ILB_BASE_ADDRESS + 0x08);
Alexander Couzens316170e2015-11-24 09:46:18 +0100176 u16 *ir_base = (u16 *)(ILB_BASE_ADDRESS + 0x20);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800177 u32 *gen_pmcon1 = (u32 *)(PMC_BASE_ADDRESS + GEN_PMCON1);
178 u32 *actl = (u32 *)(ILB_BASE_ADDRESS + ACTL);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600179 const struct baytrail_irq_route *ir = &global_baytrail_irq_route;
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300180 struct soc_intel_baytrail_config *config = config_of(dev);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600181
182 /* Set up the PIRQ PIC routing based on static config. */
183 for (i = 0; i < NUM_PIRQS; i++) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800184 write8(pr_base + i, ir->pic[i]);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600185 }
186 /* Set up the per device PIRQ routing base on static config. */
187 for (i = 0; i < NUM_IR_DEVS; i++) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800188 write16(ir_base + i, ir->pcidev[i]);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600189 }
Aaron Durbin1af36632013-11-07 10:42:16 -0600190
191 /* Route SCI to IRQ9 */
192 write32(actl, (read32(actl) & ~SCIS_MASK) | SCIS_IRQ9);
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800193
194 sc_rtc_init();
195
196 if (config->disable_slp_x_stretch_sus_fail) {
197 printk(BIOS_DEBUG, "Disabling slp_x stretching.\n");
198 write32(gen_pmcon1,
199 read32(gen_pmcon1) | DIS_SLP_X_STRCH_SUS_UP);
200 } else {
201 write32(gen_pmcon1,
202 read32(gen_pmcon1) & ~DIS_SLP_X_STRCH_SUS_UP);
203 }
Kein Yuan35110232014-02-22 12:26:55 -0800204
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200205 if (acpi_is_wakeup_s3())
Kein Yuan35110232014-02-22 12:26:55 -0800206 com1_configure_resume(dev);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600207}
208
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500209/*
210 * Common code for the south cluster devices.
211 */
212
Martin Roth99a3bba2014-12-07 14:57:26 -0700213/* Set bit in function disable register to hide this device. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200214static void sc_disable_devfn(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500215{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800216 u32 *func_dis = (u32 *)(PMC_BASE_ADDRESS + FUNC_DIS);
217 u32 *func_dis2 = (u32 *)(PMC_BASE_ADDRESS + FUNC_DIS2);
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500218 uint32_t mask = 0;
219 uint32_t mask2 = 0;
220
221 switch (dev->path.pci.devfn) {
222 case PCI_DEVFN(SDIO_DEV, SDIO_FUNC):
223 mask |= SDIO_DIS;
224 break;
225 case PCI_DEVFN(SD_DEV, SD_FUNC):
226 mask |= SD_DIS;
227 break;
228 case PCI_DEVFN(SATA_DEV, SATA_FUNC):
229 mask |= SATA_DIS;
230 break;
231 case PCI_DEVFN(XHCI_DEV, XHCI_FUNC):
232 mask |= XHCI_DIS;
233 /* Disable super speed PHY when XHCI is not available. */
234 mask2 |= USH_SS_PHY_DIS;
235 break;
236 case PCI_DEVFN(LPE_DEV, LPE_FUNC):
237 mask |= LPE_DIS;
238 break;
239 case PCI_DEVFN(MMC_DEV, MMC_FUNC):
240 mask |= MMC_DIS;
241 break;
242 case PCI_DEVFN(SIO_DMA1_DEV, SIO_DMA1_FUNC):
243 mask |= SIO_DMA1_DIS;
244 break;
245 case PCI_DEVFN(I2C1_DEV, I2C1_FUNC):
246 mask |= I2C1_DIS;
247 break;
248 case PCI_DEVFN(I2C2_DEV, I2C2_FUNC):
249 mask |= I2C1_DIS;
250 break;
251 case PCI_DEVFN(I2C3_DEV, I2C3_FUNC):
252 mask |= I2C3_DIS;
253 break;
254 case PCI_DEVFN(I2C4_DEV, I2C4_FUNC):
255 mask |= I2C4_DIS;
256 break;
257 case PCI_DEVFN(I2C5_DEV, I2C5_FUNC):
258 mask |= I2C5_DIS;
259 break;
260 case PCI_DEVFN(I2C6_DEV, I2C6_FUNC):
261 mask |= I2C6_DIS;
262 break;
263 case PCI_DEVFN(I2C7_DEV, I2C7_FUNC):
264 mask |= I2C7_DIS;
265 break;
266 case PCI_DEVFN(TXE_DEV, TXE_FUNC):
267 mask |= TXE_DIS;
268 break;
269 case PCI_DEVFN(HDA_DEV, HDA_FUNC):
270 mask |= HDA_DIS;
271 break;
272 case PCI_DEVFN(PCIE_PORT1_DEV, PCIE_PORT1_FUNC):
273 mask |= PCIE_PORT1_DIS;
274 break;
275 case PCI_DEVFN(PCIE_PORT2_DEV, PCIE_PORT2_FUNC):
276 mask |= PCIE_PORT2_DIS;
277 break;
278 case PCI_DEVFN(PCIE_PORT3_DEV, PCIE_PORT3_FUNC):
279 mask |= PCIE_PORT3_DIS;
280 break;
281 case PCI_DEVFN(PCIE_PORT4_DEV, PCIE_PORT4_FUNC):
282 mask |= PCIE_PORT4_DIS;
283 break;
284 case PCI_DEVFN(EHCI_DEV, EHCI_FUNC):
285 mask |= EHCI_DIS;
286 break;
287 case PCI_DEVFN(SIO_DMA2_DEV, SIO_DMA2_FUNC):
288 mask |= SIO_DMA2_DIS;
289 break;
290 case PCI_DEVFN(PWM1_DEV, PWM1_FUNC):
291 mask |= PWM1_DIS;
292 break;
293 case PCI_DEVFN(PWM2_DEV, PWM2_FUNC):
294 mask |= PWM2_DIS;
295 break;
296 case PCI_DEVFN(HSUART1_DEV, HSUART1_FUNC):
297 mask |= HSUART1_DIS;
298 break;
299 case PCI_DEVFN(HSUART2_DEV, HSUART2_FUNC):
300 mask |= HSUART2_DIS;
301 break;
302 case PCI_DEVFN(SPI_DEV, SPI_FUNC):
303 mask |= SPI_DIS;
304 break;
305 case PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC):
306 mask2 |= SMBUS_DIS;
307 break;
308 }
309
310 if (mask != 0) {
311 write32(func_dis, read32(func_dis) | mask);
312 /* Ensure posted write hits. */
313 read32(func_dis);
314 }
315
316 if (mask2 != 0) {
317 write32(func_dis2, read32(func_dis2) | mask2);
318 /* Ensure posted write hits. */
319 read32(func_dis2);
320 }
321}
322
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200323static inline void set_d3hot_bits(struct device *dev, int offset)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500324{
325 uint32_t reg8;
326 printk(BIOS_DEBUG, "Power management CAP offset 0x%x.\n", offset);
327 reg8 = pci_read_config8(dev, offset + 4);
328 reg8 |= 0x3;
329 pci_write_config8(dev, offset + 4, reg8);
330}
331
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500332/* Parts of the audio subsystem are powered by the HDA device. Therefore, one
333 * cannot put HDA into D3Hot. Instead perform this workaround to make some of
334 * the audio paths work for LPE audio. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200335static void hda_work_around(struct device *dev)
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500336{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800337 u32 *gctl = (u32 *)(TEMP_BASE_ADDRESS + 0x8);
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500338
339 /* Need to set magic register 0x43 to 0xd7 in config space. */
340 pci_write_config8(dev, 0x43, 0xd7);
341
342 /* Need to set bit 0 of GCTL to take the device out of reset. However,
343 * that requires setting up the 64-bit BAR. */
344 pci_write_config32(dev, PCI_BASE_ADDRESS_0, TEMP_BASE_ADDRESS);
345 pci_write_config32(dev, PCI_BASE_ADDRESS_1, 0);
346 pci_write_config8(dev, PCI_COMMAND, PCI_COMMAND_MEMORY);
347 write32(gctl, read32(gctl) | 0x1);
348 pci_write_config8(dev, PCI_COMMAND, 0);
349 pci_write_config32(dev, PCI_BASE_ADDRESS_0, 0);
350}
351
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200352static int place_device_in_d3hot(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500353{
354 unsigned offset;
355
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500356 /* Parts of the HDA block are used for LPE audio as well.
357 * Therefore assume the HDA will never be put into D3Hot. */
358 if (dev->path.pci.devfn == PCI_DEVFN(HDA_DEV, HDA_FUNC)) {
359 hda_work_around(dev);
360 return 0;
361 }
362
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500363 offset = pci_find_capability(dev, PCI_CAP_ID_PM);
364
365 if (offset != 0) {
366 set_d3hot_bits(dev, offset);
367 return 0;
368 }
369
370 /* For some reason some of the devices don't have the capability
371 * pointer set correctly. Work around this by hard coding the offset. */
372 switch (dev->path.pci.devfn) {
373 case PCI_DEVFN(SDIO_DEV, SDIO_FUNC):
374 offset = 0x80;
375 break;
376 case PCI_DEVFN(SD_DEV, SD_FUNC):
377 offset = 0x80;
378 break;
379 case PCI_DEVFN(MMC_DEV, MMC_FUNC):
380 offset = 0x80;
381 break;
382 case PCI_DEVFN(LPE_DEV, LPE_FUNC):
383 offset = 0x80;
384 break;
385 case PCI_DEVFN(SIO_DMA1_DEV, SIO_DMA1_FUNC):
386 offset = 0x80;
387 break;
388 case PCI_DEVFN(I2C1_DEV, I2C1_FUNC):
389 offset = 0x80;
390 break;
391 case PCI_DEVFN(I2C2_DEV, I2C2_FUNC):
392 offset = 0x80;
393 break;
394 case PCI_DEVFN(I2C3_DEV, I2C3_FUNC):
395 offset = 0x80;
396 break;
397 case PCI_DEVFN(I2C4_DEV, I2C4_FUNC):
398 offset = 0x80;
399 break;
400 case PCI_DEVFN(I2C5_DEV, I2C5_FUNC):
401 offset = 0x80;
402 break;
403 case PCI_DEVFN(I2C6_DEV, I2C6_FUNC):
404 offset = 0x80;
405 break;
406 case PCI_DEVFN(I2C7_DEV, I2C7_FUNC):
407 offset = 0x80;
408 break;
409 case PCI_DEVFN(SIO_DMA2_DEV, SIO_DMA2_FUNC):
410 offset = 0x80;
411 break;
412 case PCI_DEVFN(PWM1_DEV, PWM1_FUNC):
413 offset = 0x80;
414 break;
415 case PCI_DEVFN(PWM2_DEV, PWM2_FUNC):
416 offset = 0x80;
417 break;
418 case PCI_DEVFN(HSUART1_DEV, HSUART1_FUNC):
419 offset = 0x80;
420 break;
421 case PCI_DEVFN(HSUART2_DEV, HSUART2_FUNC):
422 offset = 0x80;
423 break;
424 case PCI_DEVFN(SPI_DEV, SPI_FUNC):
425 offset = 0x80;
426 break;
427 case PCI_DEVFN(SATA_DEV, SATA_FUNC):
428 offset = 0x70;
429 break;
430 case PCI_DEVFN(XHCI_DEV, XHCI_FUNC):
431 offset = 0x70;
432 break;
433 case PCI_DEVFN(EHCI_DEV, EHCI_FUNC):
434 offset = 0x70;
435 break;
436 case PCI_DEVFN(HDA_DEV, HDA_FUNC):
437 offset = 0x50;
438 break;
439 case PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC):
440 offset = 0x50;
441 break;
442 case PCI_DEVFN(TXE_DEV, TXE_FUNC):
Aaron Durbin1eae3ee2013-10-30 17:08:59 -0500443 /* TXE cannot be placed in D3Hot. */
444 return 0;
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500445 case PCI_DEVFN(PCIE_PORT1_DEV, PCIE_PORT1_FUNC):
446 offset = 0xa0;
447 break;
448 case PCI_DEVFN(PCIE_PORT2_DEV, PCIE_PORT2_FUNC):
449 offset = 0xa0;
450 break;
451 case PCI_DEVFN(PCIE_PORT3_DEV, PCIE_PORT3_FUNC):
452 offset = 0xa0;
453 break;
454 case PCI_DEVFN(PCIE_PORT4_DEV, PCIE_PORT4_FUNC):
455 offset = 0xa0;
456 break;
457 }
458
459 if (offset != 0) {
460 set_d3hot_bits(dev, offset);
461 return 0;
462 }
463
464 return -1;
465}
466
467/* Common PCI device function disable. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200468void southcluster_enable_dev(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500469{
470 uint32_t reg32;
471
472 if (!dev->enabled) {
473 int slot = PCI_SLOT(dev->path.pci.devfn);
474 int func = PCI_FUNC(dev->path.pci.devfn);
475 printk(BIOS_DEBUG, "%s: Disabling device: %02x.%01x\n",
476 dev_path(dev), slot, func);
477
478 /* Ensure memory, io, and bus master are all disabled */
479 reg32 = pci_read_config32(dev, PCI_COMMAND);
480 reg32 &= ~(PCI_COMMAND_MASTER |
481 PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
482 pci_write_config32(dev, PCI_COMMAND, reg32);
483
484 /* Place device in D3Hot */
485 if (place_device_in_d3hot(dev) < 0) {
486 printk(BIOS_WARNING,
487 "Could not place %02x.%01x into D3Hot. "
488 "Keeping device visible.\n", slot, func);
489 return;
490 }
491 /* Disable this device if possible */
492 sc_disable_devfn(dev);
493 } else {
494 /* Enable SERR */
495 reg32 = pci_read_config32(dev, PCI_COMMAND);
496 reg32 |= PCI_COMMAND_SERR;
497 pci_write_config32(dev, PCI_COMMAND, reg32);
498 }
499}
500
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200501static void southcluster_inject_dsdt(struct device *device)
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200502{
503 global_nvs_t *gnvs;
504
505 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
506 if (!gnvs) {
507 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof (*gnvs));
508 if (gnvs)
509 memset(gnvs, 0, sizeof(*gnvs));
510 }
511
512 if (gnvs) {
513 acpi_create_gnvs(gnvs);
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200514 /* And tell SMI about it */
515 smm_setup_structures(gnvs, NULL, NULL);
516
517 /* Add it to DSDT. */
518 acpigen_write_scope("\\");
519 acpigen_write_name_dword("NVSA", (u32) gnvs);
520 acpigen_pop_len();
521 }
522}
523
524
Aaron Durbine18d68f2013-10-24 00:05:31 -0500525static struct device_operations device_ops = {
526 .read_resources = sc_read_resources,
527 .set_resources = pci_dev_set_resources,
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200528 .acpi_inject_dsdt_generator = southcluster_inject_dsdt,
529 .write_acpi_tables = acpi_write_hpet,
Aaron Durbine18d68f2013-10-24 00:05:31 -0500530 .enable_resources = NULL,
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600531 .init = sc_init,
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500532 .enable = southcluster_enable_dev,
Kyösti Mälkkid0e212c2015-02-26 20:47:47 +0200533 .scan_bus = scan_lpc_bus,
Aaron Durbine18d68f2013-10-24 00:05:31 -0500534 .ops_pci = &soc_pci_ops,
535};
536
537static const struct pci_driver southcluster __pci_driver = {
538 .ops = &device_ops,
539 .vendor = PCI_VENDOR_ID_INTEL,
540 .device = LPC_DEVID,
541};
Aaron Durbin4177db52014-02-05 14:55:26 -0600542
Aaron Durbin64031672018-04-21 14:45:32 -0600543int __weak mainboard_get_spi_config(struct spi_config *cfg)
Aaron Durbin4177db52014-02-05 14:55:26 -0600544{
545 return -1;
546}
547
548static void finalize_chipset(void *unused)
549{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800550 u32 *bcr = (u32 *)(SPI_BASE_ADDRESS + BCR);
551 u32 *gcs = (u32 *)(RCBA_BASE_ADDRESS + GCS);
552 u32 *gen_pmcon2 = (u32 *)(PMC_BASE_ADDRESS + GEN_PMCON2);
553 u32 *etr = (u32 *)(PMC_BASE_ADDRESS + ETR);
554 u8 *spi = (u8 *)SPI_BASE_ADDRESS;
Aaron Durbin4177db52014-02-05 14:55:26 -0600555 struct spi_config cfg;
556
557 /* Set the lock enable on the BIOS control register. */
558 write32(bcr, read32(bcr) | BCR_LE);
559
560 /* Set BIOS lock down bit controlling boot block size and swapping. */
561 write32(gcs, read32(gcs) | BILD);
562
563 /* Lock sleep stretching policy and set SMI lock. */
564 write32(gen_pmcon2, read32(gen_pmcon2) | SLPSX_STR_POL_LOCK | SMI_LOCK);
565
566 /* Set the CF9 lock. */
567 write32(etr, read32(etr) | CF9LOCK);
568
569 if (mainboard_get_spi_config(&cfg) < 0) {
570 printk(BIOS_DEBUG, "No SPI lockdown configuration.\n");
571 } else {
572 write16(spi + PREOP, cfg.preop);
573 write16(spi + OPTYPE, cfg.optype);
574 write32(spi + OPMENU0, cfg.opmenu[0]);
575 write32(spi + OPMENU1, cfg.opmenu[1]);
576 write16(spi + HSFSTS, read16(spi + HSFSTS) | FLOCKDN);
577 write32(spi + UVSCC, cfg.uvscc);
578 write32(spi + LVSCC, cfg.lvscc | VCL);
579 }
580
581 printk(BIOS_DEBUG, "Finalizing SMM.\n");
582 outb(APM_CNT_FINALIZE, APM_CNT);
583}
584
Aaron Durbin9ef9d852015-03-16 17:30:09 -0500585BOOT_STATE_INIT_ENTRY(BS_OS_RESUME, BS_ON_ENTRY, finalize_chipset, NULL);
586BOOT_STATE_INIT_ENTRY(BS_PAYLOAD_LOAD, BS_ON_EXIT, finalize_chipset, NULL);