blob: 2784dd6a0f8506826dd03461b6eece5134328023 [file] [log] [blame]
Zhuohao Lee11f01602018-08-02 23:59:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Michael Niewöhner97e21d32020-12-28 00:49:33 +01006 register "panel_cfg" = "{
7 .up_delay_ms = 200,
8 .down_delay_ms = 500,
9 .cycle_delay_ms = 600,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 1000,
13 }"
Matt DeVillierd7e92e82019-11-28 00:50:47 -060014
Zhuohao Lee11f01602018-08-02 23:59:16 +080015 # Deep Sx states
16 register "deep_s3_enable_ac" = "0"
17 register "deep_s3_enable_dc" = "0"
18 register "deep_s5_enable_ac" = "1"
19 register "deep_s5_enable_dc" = "1"
20 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
21
22 # GPE configuration
23 # Note that GPE events called out in ASL code rely on this
24 # route. i.e. If this route changes then the affected GPE
25 # offset bits also need to be changed.
26 register "gpe0_dw0" = "GPP_B"
27 register "gpe0_dw1" = "GPP_D"
28 register "gpe0_dw2" = "GPP_E"
29
30 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
31 register "gen1_dec" = "0x00fc0801"
32 register "gen2_dec" = "0x000c0201"
33 # EC memory map range is 0x900-0x9ff
34 register "gen3_dec" = "0x00fc0901"
35
36 # Enable DPTF
37 register "dptf_enable" = "1"
38
39 # Enable S0ix
40 register "s0ix_enable" = "1"
41
marxwang5b565652018-09-11 12:08:23 +080042 # Disable Command TriState
43 register "CmdTriStateDis" = "1"
44
Zhuohao Lee11f01602018-08-02 23:59:16 +080045 # FSP Configuration
Zhuohao Lee11f01602018-08-02 23:59:16 +080046 register "SataSalpSupport" = "0"
Zhuohao Lee11f01602018-08-02 23:59:16 +080047 register "SataPortsEnable[0]" = "0"
Zhuohao Lee11f01602018-08-02 23:59:16 +080048 register "DspEnable" = "1"
49 register "IoBufferOwnership" = "3"
Zhuohao Lee11f01602018-08-02 23:59:16 +080050 register "SsicPortEnable" = "0"
Zhuohao Lee11f01602018-08-02 23:59:16 +080051 register "ScsEmmcHs400Enabled" = "1"
Zhuohao Lee11f01602018-08-02 23:59:16 +080052 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020053 register "SaGv" = "SaGv_Enabled"
Zhuohao Lee11f01602018-08-02 23:59:16 +080054 register "PmConfigSlpS3MinAssert" = "2" # 50ms
55 register "PmConfigSlpS4MinAssert" = "1" # 1s
56 register "PmConfigSlpSusMinAssert" = "1" # 500ms
57 register "PmConfigSlpAMinAssert" = "3" # 2s
Zhuohao Lee11f01602018-08-02 23:59:16 +080058
Zhuohao Lee11f01602018-08-02 23:59:16 +080059 # VR Settings Configuration for 4 Domains
60 #+----------------+-------+-------+-------+-------+
61 #| Domain/Setting | SA | IA | GTUS | GTS |
62 #+----------------+-------+-------+-------+-------+
63 #| Psi1Threshold | 20A | 20A | 20A | 20A |
64 #| Psi2Threshold | 2A | 2A | 2A | 2A |
65 #| Psi3Threshold | 1A | 1A | 1A | 1A |
66 #| Psi3Enable | 1 | 1 | 1 | 1 |
67 #| Psi4Enable | 1 | 1 | 1 | 1 |
68 #| ImonSlope | 0 | 0 | 0 | 0 |
69 #| ImonOffset | 0 | 0 | 0 | 0 |
70 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
statham_chu200262c2018-09-20 16:02:04 +080071 #| AcLoadline | 14.4 | 4.2 | 5.7 | 4.47 |
72 #| DcLoadline | 14.0 | 4.17 | 4.2 | 4.3 |
Zhuohao Lee11f01602018-08-02 23:59:16 +080073 #+----------------+-------+-------+-------+-------+
74 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
75 .vr_config_enable = 1,
76 .psi1threshold = VR_CFG_AMP(20),
77 .psi2threshold = VR_CFG_AMP(2),
78 .psi3threshold = VR_CFG_AMP(1),
79 .psi3enable = 1,
80 .psi4enable = 1,
81 .imon_slope = 0x0,
82 .imon_offset = 0x0,
83 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +080084 .ac_loadline = 1440,
85 .dc_loadline = 1400,
Zhuohao Lee11f01602018-08-02 23:59:16 +080086 }"
87
88 register "domain_vr_config[VR_IA_CORE]" = "{
89 .vr_config_enable = 1,
90 .psi1threshold = VR_CFG_AMP(20),
91 .psi2threshold = VR_CFG_AMP(2),
92 .psi3threshold = VR_CFG_AMP(1),
93 .psi3enable = 1,
94 .psi4enable = 1,
95 .imon_slope = 0x0,
96 .imon_offset = 0x0,
97 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +080098 .ac_loadline = 420,
99 .dc_loadline = 417,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800100 }"
101
102 register "domain_vr_config[VR_GT_UNSLICED]" = "{
103 .vr_config_enable = 1,
104 .psi1threshold = VR_CFG_AMP(20),
105 .psi2threshold = VR_CFG_AMP(2),
106 .psi3threshold = VR_CFG_AMP(1),
107 .psi3enable = 1,
108 .psi4enable = 1,
109 .imon_slope = 0x0,
110 .imon_offset = 0x0,
111 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800112 .ac_loadline = 570,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800113 .dc_loadline = 420,
114 }"
115
116 register "domain_vr_config[VR_GT_SLICED]" = "{
117 .vr_config_enable = 1,
118 .psi1threshold = VR_CFG_AMP(20),
119 .psi2threshold = VR_CFG_AMP(2),
120 .psi3threshold = VR_CFG_AMP(1),
121 .psi3enable = 1,
122 .psi4enable = 1,
123 .imon_slope = 0x0,
124 .imon_offset = 0x0,
125 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800126 .ac_loadline = 447,
127 .dc_loadline = 430,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800128 }"
129
130 # Enable Root port 1.
131 register "PcieRpEnable[0]" = "1"
132 # Enable CLKREQ#
133 register "PcieRpClkReqSupport[0]" = "1"
134 # RP 1 uses SRCCLKREQ1#
135 register "PcieRpClkReqNumber[0]" = "1"
136 # RP 1 uses uses CLK SRC 1
137 register "PcieRpClkSrcNumber[0]" = "1"
138 # RP 1, Enable Advanced Error Reporting
139 register "PcieRpAdvancedErrorReporting[0]" = "1"
140 # RP 1, Enable Latency Tolerance Reporting Mechanism
141 register "PcieRpLtrEnable[0]" = "1"
142
143 register "usb2_ports[0]" = "USB2_PORT_SHORT(OC0)" # Type-C Port 1
144 register "usb2_ports[1]" = "USB2_PORT_LONG(OC3)" # Type-A Port
145 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
146 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
147 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
148 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
149
150 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
151 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
152 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port
Zhuohao Lee11f01602018-08-02 23:59:16 +0800153
154 # Intel Common SoC Config
155 #+-------------------+---------------------------+
156 #| Field | Value |
157 #+-------------------+---------------------------+
Zhuohao Lee11f01602018-08-02 23:59:16 +0800158 #| I2C0 | Touchscreen |
159 #| I2C1 | Trackpad |
160 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530161 #| pch_thermal_trip | PCH Trip Temperature |
Zhuohao Lee11f01602018-08-02 23:59:16 +0800162 #+-------------------+---------------------------+
163 register "common_soc_config" = "{
Zhuohao Lee11f01602018-08-02 23:59:16 +0800164 .i2c[0] = {
165 .speed = I2C_SPEED_FAST,
166 .speed_config[0] = {
167 .speed = I2C_SPEED_FAST,
168 .scl_lcnt = 190,
169 .scl_hcnt = 100,
170 .sda_hold = 36,
171 },
172 },
173 .i2c[1] = {
174 .speed = I2C_SPEED_FAST,
175 .speed_config[0] = {
176 .speed = I2C_SPEED_FAST,
kane_chen8440bf72018-11-29 17:22:57 +0800177 .scl_lcnt = 170,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800178 .scl_hcnt = 100,
179 .sda_hold = 36,
180 },
181 .early_init = 1,
182 },
183 .i2c[5] = {
184 .speed = I2C_SPEED_FAST,
185 .speed_config[0] = {
186 .speed = I2C_SPEED_FAST,
187 .scl_lcnt = 190,
188 .scl_hcnt = 100,
189 .sda_hold = 36,
190 },
191 },
kane_chene7818562018-08-31 17:38:07 +0800192 .gspi[0] = {
193 .speed_mhz = 1,
194 .early_init = 1,
195 },
Subrata Banikc077b222019-08-01 10:50:35 +0530196 .pch_thermal_trip = 75,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800197 }"
198
199 # Touchscreen
200 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
201
202 # Trackpad
203 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
204
205 # Audio
206 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
207
208 # Must leave UART0 enabled or SD/eMMC will not work as PCI
209 register "SerialIoDevMode" = "{
210 [PchSerialIoIndexI2C0] = PchSerialIoPci,
211 [PchSerialIoIndexI2C1] = PchSerialIoPci,
212 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
213 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
214 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
215 [PchSerialIoIndexI2C5] = PchSerialIoPci,
216 [PchSerialIoIndexSpi0] = PchSerialIoPci,
217 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Angel Pons08564942021-06-04 18:55:03 +0200218 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800219 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
220 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
221 }"
222
Zhuohao Lee11f01602018-08-02 23:59:16 +0800223 # PL2 override 18W for AML-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530224 register "power_limits_config" = "{
225 .tdp_pl2_override = 18,
226 .psys_pmax = 45,
227 }"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800228 register "tcc_offset" = "10" # TCC of 90C
229
230 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100231 register "sdcard_cd_gpio" = "GPP_E15"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800232
Zhuohao Lee11f01602018-08-02 23:59:16 +0800233 device cpu_cluster 0 on
234 device lapic 0 on end
235 end
236 device domain 0 on
237 device pci 00.0 on end # Host Bridge
238 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200239 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200240 device pci 05.0 off end # SA IMGU
marxwanga3a2ffb2019-01-02 20:34:53 +0800241 device pci 14.0 on
242 chip drivers/usb/acpi
243 register "desc" = ""Root Hub""
244 register "type" = "UPC_TYPE_HUB"
245 device usb 0.0 on
246 chip drivers/usb/acpi
247 register "desc" = ""USB Type C Port 1""
248 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
249 device usb 2.0 on end
250 end
251 chip drivers/usb/acpi
252 register "desc" = ""USB Type A Port 1""
253 register "type" = "UPC_TYPE_A"
254 device usb 2.1 on end
255 end
256 chip drivers/usb/acpi
257 register "desc" = ""Bluetooth""
258 register "type" = "UPC_TYPE_INTERNAL"
259 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C8)"
260 device usb 2.2 on end
261 end
262 chip drivers/usb/acpi
263 register "desc" = ""USB Type C Port 2""
264 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
265 device usb 2.4 on end
266 end
267 chip drivers/usb/acpi
268 register "desc" = ""Camera""
269 register "type" = "UPC_TYPE_INTERNAL"
270 device usb 2.8 on end
271 end
272 end
273 end
274 end # USB xHCI
Matt DeVillier63cde522022-12-07 19:38:28 -0600275 device pci 14.1 off end # USB xDCI (OTG)
Zhuohao Lee11f01602018-08-02 23:59:16 +0800276 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200277 device pci 14.3 off end # Camera
kane_chen888af332018-09-14 10:02:18 +0800278 device pci 15.0 on
279 chip drivers/i2c/hid
280 register "generic.hid" = ""PNP0C50""
281 register "generic.desc" = ""SISC Touchscreen""
282 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500283 register "generic.detect" = "1"
kane_chen888af332018-09-14 10:02:18 +0800284 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
Kane Chenffdb3591f32018-12-12 15:57:04 +0800285 register "generic.enable_delay_ms" = "105"
286 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
287 register "generic.stop_off_delay_ms" = "1"
kane_chen888af332018-09-14 10:02:18 +0800288 register "generic.has_power_resource" = "1"
289 register "generic.disable_gpio_export_in_crs" = "1"
290 register "hid_desc_reg_offset" = "0x0"
291 device i2c 5c on end
292 end
293 end # I2C #0
Zhuohao Lee11f01602018-08-02 23:59:16 +0800294 device pci 15.1 on
295 chip drivers/i2c/generic
296 register "hid" = ""ELAN0000""
297 register "desc" = ""ELAN Touchpad""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600298 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800299 register "wake" = "GPE0_DW0_05" # GPP_B5
Matt DeVillier86425c82022-03-28 23:45:14 -0500300 register "detect" = "1"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800301 device i2c 15 on end
302 end
303 end # I2C #1
304 device pci 15.2 off end # I2C #2
305 device pci 15.3 off end # I2C #3
306 device pci 16.0 on end # Management Engine Interface 1
307 device pci 16.1 off end # Management Engine Interface 2
308 device pci 16.2 off end # Management Engine IDE-R
309 device pci 16.3 off end # Management Engine KT Redirection
310 device pci 16.4 off end # Management Engine Interface 3
311 device pci 17.0 off end # SATA
312 device pci 19.0 on end # UART #2
313 device pci 19.1 on
314 chip drivers/i2c/max98927
315 register "interleave_mode" = "1"
316 register "vmon_slot_no" = "4"
317 register "imon_slot_no" = "5"
318 register "uid" = "0"
319 register "desc" = ""SSM4567 Right Speaker Amp""
320 register "name" = ""MAXR""
321 device i2c 39 on end
322 end
323 chip drivers/i2c/max98927
324 register "interleave_mode" = "1"
325 register "vmon_slot_no" = "6"
326 register "imon_slot_no" = "7"
327 register "uid" = "1"
328 register "desc" = ""SSM4567 Left Speaker Amp""
329 register "name" = ""MAXL""
330 device i2c 3A on end
331 end
marxwang3b8ef2b2018-09-07 13:42:00 +0800332 chip drivers/i2c/da7219
333 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
334 register "btn_cfg" = "50"
335 register "mic_det_thr" = "500"
336 register "jack_ins_deb" = "20"
337 register "jack_det_rate" = ""32ms_64ms""
338 register "jack_rem_deb" = "1"
339 register "a_d_btn_thr" = "0xa"
340 register "d_b_btn_thr" = "0x16"
341 register "b_c_btn_thr" = "0x21"
342 register "c_mic_btn_thr" = "0x3e"
343 register "btn_avg" = "4"
344 register "adc_1bit_rpt" = "1"
345 register "micbias_lvl" = "2600"
346 register "mic_amp_in_sel" = ""diff""
347 device i2c 1A on end
348 end
Zhuohao Lee11f01602018-08-02 23:59:16 +0800349 end # I2C #5
350 device pci 19.2 off end # I2C #4
351 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700352 chip drivers/wifi/generic
Zhuohao Lee11f01602018-08-02 23:59:16 +0800353 register "wake" = "GPE0_DW0_00" # GPP_B0
354 device pci 00.0 on end
355 end
356 end # PCI Express Port 1
357 device pci 1c.1 off end # PCI Express Port 2
358 device pci 1c.2 off end # PCI Express Port 3
359 device pci 1c.3 off end # PCI Express Port 4
360 device pci 1c.4 off end # PCI Express Port 5
361 device pci 1c.5 off end # PCI Express Port 6
362 device pci 1c.6 off end # PCI Express Port 7
363 device pci 1c.7 off end # PCI Express Port 8
364 device pci 1d.0 off end # PCI Express Port 9
365 device pci 1d.1 off end # PCI Express Port 10
366 device pci 1d.2 off end # PCI Express Port 11
367 device pci 1d.3 off end # PCI Express Port 12
368 device pci 1e.0 on end # UART #0
369 device pci 1e.1 off end # UART #1
370 device pci 1e.2 on
371 chip drivers/spi/acpi
372 register "hid" = "ACPI_DT_NAMESPACE_HID"
373 register "compat_string" = ""google,cr50""
374 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
375 device spi 0 on end
376 end
377 end # GSPI #0
378 device pci 1e.3 off end # GSPI #1
379 device pci 1e.4 on end # eMMC
380 device pci 1e.5 off end # SDIO
381 device pci 1e.6 on end # SDCard
382 device pci 1f.0 on
383 chip ec/google/chromeec
384 device pnp 0c09.0 on end
385 end
386 end # LPC Interface
387 device pci 1f.1 on end # P2SB
388 device pci 1f.2 on end # Power Management Controller
389 device pci 1f.3 on end # Intel HDA
390 device pci 1f.4 on end # SMBus
391 device pci 1f.5 on end # PCH SPI
392 device pci 1f.6 off end # GbE
393 end
394end