blob: 0e8ce4d0421cbc5341af6e7e2ffdbc4c011cf353 [file] [log] [blame]
Zhuohao Lee11f01602018-08-02 23:59:16 +08001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
41 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
43 register "Cio2Enable" = "1"
44 register "SaImguEnable" = "1"
45 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "2"
48 register "PttSwitch" = "0"
49 register "InternalGfx" = "1"
50 register "SkipExtGfxScan" = "1"
51 register "Device4Enable" = "1"
52 register "HeciEnabled" = "0"
53 register "SaGv" = "3"
54 register "SerialIrqConfigSirqEnable" = "1"
55 register "PmConfigSlpS3MinAssert" = "2" # 50ms
56 register "PmConfigSlpS4MinAssert" = "1" # 1s
57 register "PmConfigSlpSusMinAssert" = "1" # 500ms
58 register "PmConfigSlpAMinAssert" = "3" # 2s
59 register "PmTimerDisabled" = "1"
60 register "VmxEnable" = "1"
61
62 register "pirqa_routing" = "PCH_IRQ11"
63 register "pirqb_routing" = "PCH_IRQ10"
64 register "pirqc_routing" = "PCH_IRQ11"
65 register "pirqd_routing" = "PCH_IRQ11"
66 register "pirqe_routing" = "PCH_IRQ11"
67 register "pirqf_routing" = "PCH_IRQ11"
68 register "pirqg_routing" = "PCH_IRQ11"
69 register "pirqh_routing" = "PCH_IRQ11"
70
71 # VR Settings Configuration for 4 Domains
72 #+----------------+-------+-------+-------+-------+
73 #| Domain/Setting | SA | IA | GTUS | GTS |
74 #+----------------+-------+-------+-------+-------+
75 #| Psi1Threshold | 20A | 20A | 20A | 20A |
76 #| Psi2Threshold | 2A | 2A | 2A | 2A |
77 #| Psi3Threshold | 1A | 1A | 1A | 1A |
78 #| Psi3Enable | 1 | 1 | 1 | 1 |
79 #| Psi4Enable | 1 | 1 | 1 | 1 |
80 #| ImonSlope | 0 | 0 | 0 | 0 |
81 #| ImonOffset | 0 | 0 | 0 | 0 |
82 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
83 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
84 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
85 #+----------------+-------+-------+-------+-------+
86 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(2),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 1,
92 .psi4enable = 1,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
95 .voltage_limit = 1520,
96 .ac_loadline = 1500,
97 .dc_loadline = 1430,
98 }"
99
100 register "domain_vr_config[VR_IA_CORE]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
103 .psi2threshold = VR_CFG_AMP(2),
104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
109 .voltage_limit = 1520,
110 .ac_loadline = 570,
111 .dc_loadline = 483,
112 }"
113
114 register "domain_vr_config[VR_GT_UNSLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
117 .psi2threshold = VR_CFG_AMP(2),
118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
123 .voltage_limit = 1520,
124 .ac_loadline = 550,
125 .dc_loadline = 420,
126 }"
127
128 register "domain_vr_config[VR_GT_SLICED]" = "{
129 .vr_config_enable = 1,
130 .psi1threshold = VR_CFG_AMP(20),
131 .psi2threshold = VR_CFG_AMP(2),
132 .psi3threshold = VR_CFG_AMP(1),
133 .psi3enable = 1,
134 .psi4enable = 1,
135 .imon_slope = 0x0,
136 .imon_offset = 0x0,
137 .voltage_limit = 1520,
138 .ac_loadline = 550,
139 .dc_loadline = 420,
140 }"
141
142 # Enable Root port 1.
143 register "PcieRpEnable[0]" = "1"
144 # Enable CLKREQ#
145 register "PcieRpClkReqSupport[0]" = "1"
146 # RP 1 uses SRCCLKREQ1#
147 register "PcieRpClkReqNumber[0]" = "1"
148 # RP 1 uses uses CLK SRC 1
149 register "PcieRpClkSrcNumber[0]" = "1"
150 # RP 1, Enable Advanced Error Reporting
151 register "PcieRpAdvancedErrorReporting[0]" = "1"
152 # RP 1, Enable Latency Tolerance Reporting Mechanism
153 register "PcieRpLtrEnable[0]" = "1"
154
155 register "usb2_ports[0]" = "USB2_PORT_SHORT(OC0)" # Type-C Port 1
156 register "usb2_ports[1]" = "USB2_PORT_LONG(OC3)" # Type-A Port
157 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
158 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
159 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
160 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
161
162 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
163 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
164 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port
165 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
166
167 # Intel Common SoC Config
168 #+-------------------+---------------------------+
169 #| Field | Value |
170 #+-------------------+---------------------------+
171 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
172 #| I2C0 | Touchscreen |
173 #| I2C1 | Trackpad |
174 #| I2C5 | Audio |
175 #+-------------------+---------------------------+
176 register "common_soc_config" = "{
177 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
178 .i2c[0] = {
179 .speed = I2C_SPEED_FAST,
180 .speed_config[0] = {
181 .speed = I2C_SPEED_FAST,
182 .scl_lcnt = 190,
183 .scl_hcnt = 100,
184 .sda_hold = 36,
185 },
186 },
187 .i2c[1] = {
188 .speed = I2C_SPEED_FAST,
189 .speed_config[0] = {
190 .speed = I2C_SPEED_FAST,
191 .scl_lcnt = 190,
192 .scl_hcnt = 100,
193 .sda_hold = 36,
194 },
195 .early_init = 1,
196 },
197 .i2c[5] = {
198 .speed = I2C_SPEED_FAST,
199 .speed_config[0] = {
200 .speed = I2C_SPEED_FAST,
201 .scl_lcnt = 190,
202 .scl_hcnt = 100,
203 .sda_hold = 36,
204 },
205 },
kane_chene7818562018-08-31 17:38:07 +0800206 .gspi[0] = {
207 .speed_mhz = 1,
208 .early_init = 1,
209 },
Zhuohao Lee11f01602018-08-02 23:59:16 +0800210 }"
211
212 # Touchscreen
213 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
214
215 # Trackpad
216 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
217
218 # Audio
219 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
220
221 # Must leave UART0 enabled or SD/eMMC will not work as PCI
222 register "SerialIoDevMode" = "{
223 [PchSerialIoIndexI2C0] = PchSerialIoPci,
224 [PchSerialIoIndexI2C1] = PchSerialIoPci,
225 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
226 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
227 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
228 [PchSerialIoIndexI2C5] = PchSerialIoPci,
229 [PchSerialIoIndexSpi0] = PchSerialIoPci,
230 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
231 [PchSerialIoIndexUart0] = PchSerialIoPci,
232 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
233 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
234 }"
235
236 register "speed_shift_enable" = "1"
237 register "psys_pmax" = "45"
238 # PL2 override 18W for AML-Y
239 register "tdp_pl2_override" = "18"
240 register "tcc_offset" = "10" # TCC of 90C
241
242 # Use default SD card detect GPIO configuration
243 register "sdcard_cd_gpio_default" = "GPP_E15"
244
245 # PCH Trip Temperature in degree C
246 register "pch_trip_temp" = "75"
247
248 device cpu_cluster 0 on
249 device lapic 0 on end
250 end
251 device domain 0 on
252 device pci 00.0 on end # Host Bridge
253 device pci 02.0 on end # Integrated Graphics Device
254 device pci 14.0 on end # USB xHCI
255 device pci 14.1 on end # USB xDCI (OTG)
256 device pci 14.2 on end # Thermal Subsystem
257 device pci 15.0 on end # I2C #0
258 device pci 15.1 on
259 chip drivers/i2c/generic
260 register "hid" = ""ELAN0000""
261 register "desc" = ""ELAN Touchpad""
262 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
263 register "wake" = "GPE0_DW0_05" # GPP_B5
264 device i2c 15 on end
265 end
266 end # I2C #1
267 device pci 15.2 off end # I2C #2
268 device pci 15.3 off end # I2C #3
269 device pci 16.0 on end # Management Engine Interface 1
270 device pci 16.1 off end # Management Engine Interface 2
271 device pci 16.2 off end # Management Engine IDE-R
272 device pci 16.3 off end # Management Engine KT Redirection
273 device pci 16.4 off end # Management Engine Interface 3
274 device pci 17.0 off end # SATA
275 device pci 19.0 on end # UART #2
276 device pci 19.1 on
277 chip drivers/i2c/max98927
278 register "interleave_mode" = "1"
279 register "vmon_slot_no" = "4"
280 register "imon_slot_no" = "5"
281 register "uid" = "0"
282 register "desc" = ""SSM4567 Right Speaker Amp""
283 register "name" = ""MAXR""
284 device i2c 39 on end
285 end
286 chip drivers/i2c/max98927
287 register "interleave_mode" = "1"
288 register "vmon_slot_no" = "6"
289 register "imon_slot_no" = "7"
290 register "uid" = "1"
291 register "desc" = ""SSM4567 Left Speaker Amp""
292 register "name" = ""MAXL""
293 device i2c 3A on end
294 end
295 end # I2C #5
296 device pci 19.2 off end # I2C #4
297 device pci 1c.0 on
298 chip drivers/intel/wifi
299 register "wake" = "GPE0_DW0_00" # GPP_B0
300 device pci 00.0 on end
301 end
302 end # PCI Express Port 1
303 device pci 1c.1 off end # PCI Express Port 2
304 device pci 1c.2 off end # PCI Express Port 3
305 device pci 1c.3 off end # PCI Express Port 4
306 device pci 1c.4 off end # PCI Express Port 5
307 device pci 1c.5 off end # PCI Express Port 6
308 device pci 1c.6 off end # PCI Express Port 7
309 device pci 1c.7 off end # PCI Express Port 8
310 device pci 1d.0 off end # PCI Express Port 9
311 device pci 1d.1 off end # PCI Express Port 10
312 device pci 1d.2 off end # PCI Express Port 11
313 device pci 1d.3 off end # PCI Express Port 12
314 device pci 1e.0 on end # UART #0
315 device pci 1e.1 off end # UART #1
316 device pci 1e.2 on
317 chip drivers/spi/acpi
318 register "hid" = "ACPI_DT_NAMESPACE_HID"
319 register "compat_string" = ""google,cr50""
320 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
321 device spi 0 on end
322 end
323 end # GSPI #0
324 device pci 1e.3 off end # GSPI #1
325 device pci 1e.4 on end # eMMC
326 device pci 1e.5 off end # SDIO
327 device pci 1e.6 on end # SDCard
328 device pci 1f.0 on
329 chip ec/google/chromeec
330 device pnp 0c09.0 on end
331 end
332 end # LPC Interface
333 device pci 1f.1 on end # P2SB
334 device pci 1f.2 on end # Power Management Controller
335 device pci 1f.3 on end # Intel HDA
336 device pci 1f.4 on end # SMBus
337 device pci 1f.5 on end # PCH SPI
338 device pci 1f.6 off end # GbE
339 end
340end