blob: 70a4667e9e050cba054ec771abb59d48420ec151 [file] [log] [blame]
Zhuohao Lee11f01602018-08-02 23:59:16 +08001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
5 register "deep_s3_enable_dc" = "0"
6 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
8 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
24 # Enable DPTF
25 register "dptf_enable" = "1"
26
27 # Enable S0ix
28 register "s0ix_enable" = "1"
29
marxwang5b565652018-09-11 12:08:23 +080030 # Disable Command TriState
31 register "CmdTriStateDis" = "1"
32
Zhuohao Lee11f01602018-08-02 23:59:16 +080033 # FSP Configuration
34 register "ProbelessTrace" = "0"
35 register "EnableLan" = "0"
36 register "EnableSata" = "0"
37 register "SataSalpSupport" = "0"
38 register "SataMode" = "0"
39 register "SataPortsEnable[0]" = "0"
40 register "EnableAzalia" = "1"
41 register "DspEnable" = "1"
42 register "IoBufferOwnership" = "3"
43 register "EnableTraceHub" = "0"
44 register "SsicPortEnable" = "0"
45 register "SmbusEnable" = "1"
Zhuohao Leefa61f5a2018-09-08 16:53:10 +080046 register "Cio2Enable" = "0"
47 register "SaImguEnable" = "0"
Zhuohao Lee11f01602018-08-02 23:59:16 +080048 register "ScsEmmcEnabled" = "1"
49 register "ScsEmmcHs400Enabled" = "1"
50 register "ScsSdCardEnabled" = "2"
51 register "PttSwitch" = "0"
Zhuohao Lee11f01602018-08-02 23:59:16 +080052 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
55 register "SaGv" = "3"
Zhuohao Lee11f01602018-08-02 23:59:16 +080056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
Zhuohao Lee11f01602018-08-02 23:59:16 +080061
62 register "pirqa_routing" = "PCH_IRQ11"
63 register "pirqb_routing" = "PCH_IRQ10"
64 register "pirqc_routing" = "PCH_IRQ11"
65 register "pirqd_routing" = "PCH_IRQ11"
66 register "pirqe_routing" = "PCH_IRQ11"
67 register "pirqf_routing" = "PCH_IRQ11"
68 register "pirqg_routing" = "PCH_IRQ11"
69 register "pirqh_routing" = "PCH_IRQ11"
70
71 # VR Settings Configuration for 4 Domains
72 #+----------------+-------+-------+-------+-------+
73 #| Domain/Setting | SA | IA | GTUS | GTS |
74 #+----------------+-------+-------+-------+-------+
75 #| Psi1Threshold | 20A | 20A | 20A | 20A |
76 #| Psi2Threshold | 2A | 2A | 2A | 2A |
77 #| Psi3Threshold | 1A | 1A | 1A | 1A |
78 #| Psi3Enable | 1 | 1 | 1 | 1 |
79 #| Psi4Enable | 1 | 1 | 1 | 1 |
80 #| ImonSlope | 0 | 0 | 0 | 0 |
81 #| ImonOffset | 0 | 0 | 0 | 0 |
82 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
statham_chu200262c2018-09-20 16:02:04 +080083 #| AcLoadline | 14.4 | 4.2 | 5.7 | 4.47 |
84 #| DcLoadline | 14.0 | 4.17 | 4.2 | 4.3 |
Zhuohao Lee11f01602018-08-02 23:59:16 +080085 #+----------------+-------+-------+-------+-------+
86 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(2),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 1,
92 .psi4enable = 1,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
95 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +080096 .ac_loadline = 1440,
97 .dc_loadline = 1400,
Zhuohao Lee11f01602018-08-02 23:59:16 +080098 }"
99
100 register "domain_vr_config[VR_IA_CORE]" = "{
101 .vr_config_enable = 1,
102 .psi1threshold = VR_CFG_AMP(20),
103 .psi2threshold = VR_CFG_AMP(2),
104 .psi3threshold = VR_CFG_AMP(1),
105 .psi3enable = 1,
106 .psi4enable = 1,
107 .imon_slope = 0x0,
108 .imon_offset = 0x0,
109 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800110 .ac_loadline = 420,
111 .dc_loadline = 417,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800112 }"
113
114 register "domain_vr_config[VR_GT_UNSLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
117 .psi2threshold = VR_CFG_AMP(2),
118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
123 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800124 .ac_loadline = 570,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800125 .dc_loadline = 420,
126 }"
127
128 register "domain_vr_config[VR_GT_SLICED]" = "{
129 .vr_config_enable = 1,
130 .psi1threshold = VR_CFG_AMP(20),
131 .psi2threshold = VR_CFG_AMP(2),
132 .psi3threshold = VR_CFG_AMP(1),
133 .psi3enable = 1,
134 .psi4enable = 1,
135 .imon_slope = 0x0,
136 .imon_offset = 0x0,
137 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800138 .ac_loadline = 447,
139 .dc_loadline = 430,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800140 }"
141
142 # Enable Root port 1.
143 register "PcieRpEnable[0]" = "1"
144 # Enable CLKREQ#
145 register "PcieRpClkReqSupport[0]" = "1"
146 # RP 1 uses SRCCLKREQ1#
147 register "PcieRpClkReqNumber[0]" = "1"
148 # RP 1 uses uses CLK SRC 1
149 register "PcieRpClkSrcNumber[0]" = "1"
150 # RP 1, Enable Advanced Error Reporting
151 register "PcieRpAdvancedErrorReporting[0]" = "1"
152 # RP 1, Enable Latency Tolerance Reporting Mechanism
153 register "PcieRpLtrEnable[0]" = "1"
154
155 register "usb2_ports[0]" = "USB2_PORT_SHORT(OC0)" # Type-C Port 1
156 register "usb2_ports[1]" = "USB2_PORT_LONG(OC3)" # Type-A Port
157 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
158 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
159 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
160 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
161
162 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
163 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
164 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port
165 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Empty
166
167 # Intel Common SoC Config
168 #+-------------------+---------------------------+
169 #| Field | Value |
170 #+-------------------+---------------------------+
171 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
172 #| I2C0 | Touchscreen |
173 #| I2C1 | Trackpad |
174 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530175 #| pch_thermal_trip | PCH Trip Temperature |
Zhuohao Lee11f01602018-08-02 23:59:16 +0800176 #+-------------------+---------------------------+
177 register "common_soc_config" = "{
178 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
179 .i2c[0] = {
180 .speed = I2C_SPEED_FAST,
181 .speed_config[0] = {
182 .speed = I2C_SPEED_FAST,
183 .scl_lcnt = 190,
184 .scl_hcnt = 100,
185 .sda_hold = 36,
186 },
187 },
188 .i2c[1] = {
189 .speed = I2C_SPEED_FAST,
190 .speed_config[0] = {
191 .speed = I2C_SPEED_FAST,
kane_chen8440bf72018-11-29 17:22:57 +0800192 .scl_lcnt = 170,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800193 .scl_hcnt = 100,
194 .sda_hold = 36,
195 },
196 .early_init = 1,
197 },
198 .i2c[5] = {
199 .speed = I2C_SPEED_FAST,
200 .speed_config[0] = {
201 .speed = I2C_SPEED_FAST,
202 .scl_lcnt = 190,
203 .scl_hcnt = 100,
204 .sda_hold = 36,
205 },
206 },
kane_chene7818562018-08-31 17:38:07 +0800207 .gspi[0] = {
208 .speed_mhz = 1,
209 .early_init = 1,
210 },
Subrata Banikc077b222019-08-01 10:50:35 +0530211 .pch_thermal_trip = 75,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800212 }"
213
214 # Touchscreen
215 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
216
217 # Trackpad
218 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
219
220 # Audio
221 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
222
223 # Must leave UART0 enabled or SD/eMMC will not work as PCI
224 register "SerialIoDevMode" = "{
225 [PchSerialIoIndexI2C0] = PchSerialIoPci,
226 [PchSerialIoIndexI2C1] = PchSerialIoPci,
227 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
228 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
229 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
230 [PchSerialIoIndexI2C5] = PchSerialIoPci,
231 [PchSerialIoIndexSpi0] = PchSerialIoPci,
232 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
233 [PchSerialIoIndexUart0] = PchSerialIoPci,
234 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
235 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
236 }"
237
238 register "speed_shift_enable" = "1"
239 register "psys_pmax" = "45"
240 # PL2 override 18W for AML-Y
241 register "tdp_pl2_override" = "18"
242 register "tcc_offset" = "10" # TCC of 90C
243
244 # Use default SD card detect GPIO configuration
245 register "sdcard_cd_gpio_default" = "GPP_E15"
246
Zhuohao Lee11f01602018-08-02 23:59:16 +0800247 device cpu_cluster 0 on
248 device lapic 0 on end
249 end
250 device domain 0 on
251 device pci 00.0 on end # Host Bridge
252 device pci 02.0 on end # Integrated Graphics Device
marxwanga3a2ffb2019-01-02 20:34:53 +0800253 device pci 14.0 on
254 chip drivers/usb/acpi
255 register "desc" = ""Root Hub""
256 register "type" = "UPC_TYPE_HUB"
257 device usb 0.0 on
258 chip drivers/usb/acpi
259 register "desc" = ""USB Type C Port 1""
260 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
261 device usb 2.0 on end
262 end
263 chip drivers/usb/acpi
264 register "desc" = ""USB Type A Port 1""
265 register "type" = "UPC_TYPE_A"
266 device usb 2.1 on end
267 end
268 chip drivers/usb/acpi
269 register "desc" = ""Bluetooth""
270 register "type" = "UPC_TYPE_INTERNAL"
271 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C8)"
272 device usb 2.2 on end
273 end
274 chip drivers/usb/acpi
275 register "desc" = ""USB Type C Port 2""
276 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
277 device usb 2.4 on end
278 end
279 chip drivers/usb/acpi
280 register "desc" = ""Camera""
281 register "type" = "UPC_TYPE_INTERNAL"
282 device usb 2.8 on end
283 end
284 end
285 end
286 end # USB xHCI
Zhuohao Lee11f01602018-08-02 23:59:16 +0800287 device pci 14.1 on end # USB xDCI (OTG)
288 device pci 14.2 on end # Thermal Subsystem
kane_chen888af332018-09-14 10:02:18 +0800289 device pci 15.0 on
290 chip drivers/i2c/hid
291 register "generic.hid" = ""PNP0C50""
292 register "generic.desc" = ""SISC Touchscreen""
293 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
294 register "generic.probed" = "1"
295 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
Kane Chenffdb3591f32018-12-12 15:57:04 +0800296 register "generic.enable_delay_ms" = "105"
297 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
298 register "generic.stop_off_delay_ms" = "1"
kane_chen888af332018-09-14 10:02:18 +0800299 register "generic.has_power_resource" = "1"
300 register "generic.disable_gpio_export_in_crs" = "1"
301 register "hid_desc_reg_offset" = "0x0"
302 device i2c 5c on end
303 end
304 end # I2C #0
Zhuohao Lee11f01602018-08-02 23:59:16 +0800305 device pci 15.1 on
306 chip drivers/i2c/generic
307 register "hid" = ""ELAN0000""
308 register "desc" = ""ELAN Touchpad""
309 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
310 register "wake" = "GPE0_DW0_05" # GPP_B5
311 device i2c 15 on end
312 end
313 end # I2C #1
314 device pci 15.2 off end # I2C #2
315 device pci 15.3 off end # I2C #3
316 device pci 16.0 on end # Management Engine Interface 1
317 device pci 16.1 off end # Management Engine Interface 2
318 device pci 16.2 off end # Management Engine IDE-R
319 device pci 16.3 off end # Management Engine KT Redirection
320 device pci 16.4 off end # Management Engine Interface 3
321 device pci 17.0 off end # SATA
322 device pci 19.0 on end # UART #2
323 device pci 19.1 on
324 chip drivers/i2c/max98927
325 register "interleave_mode" = "1"
326 register "vmon_slot_no" = "4"
327 register "imon_slot_no" = "5"
328 register "uid" = "0"
329 register "desc" = ""SSM4567 Right Speaker Amp""
330 register "name" = ""MAXR""
331 device i2c 39 on end
332 end
333 chip drivers/i2c/max98927
334 register "interleave_mode" = "1"
335 register "vmon_slot_no" = "6"
336 register "imon_slot_no" = "7"
337 register "uid" = "1"
338 register "desc" = ""SSM4567 Left Speaker Amp""
339 register "name" = ""MAXL""
340 device i2c 3A on end
341 end
marxwang3b8ef2b2018-09-07 13:42:00 +0800342 chip drivers/i2c/da7219
343 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
344 register "btn_cfg" = "50"
345 register "mic_det_thr" = "500"
346 register "jack_ins_deb" = "20"
347 register "jack_det_rate" = ""32ms_64ms""
348 register "jack_rem_deb" = "1"
349 register "a_d_btn_thr" = "0xa"
350 register "d_b_btn_thr" = "0x16"
351 register "b_c_btn_thr" = "0x21"
352 register "c_mic_btn_thr" = "0x3e"
353 register "btn_avg" = "4"
354 register "adc_1bit_rpt" = "1"
355 register "micbias_lvl" = "2600"
356 register "mic_amp_in_sel" = ""diff""
357 device i2c 1A on end
358 end
Zhuohao Lee11f01602018-08-02 23:59:16 +0800359 end # I2C #5
360 device pci 19.2 off end # I2C #4
361 device pci 1c.0 on
362 chip drivers/intel/wifi
363 register "wake" = "GPE0_DW0_00" # GPP_B0
364 device pci 00.0 on end
365 end
366 end # PCI Express Port 1
367 device pci 1c.1 off end # PCI Express Port 2
368 device pci 1c.2 off end # PCI Express Port 3
369 device pci 1c.3 off end # PCI Express Port 4
370 device pci 1c.4 off end # PCI Express Port 5
371 device pci 1c.5 off end # PCI Express Port 6
372 device pci 1c.6 off end # PCI Express Port 7
373 device pci 1c.7 off end # PCI Express Port 8
374 device pci 1d.0 off end # PCI Express Port 9
375 device pci 1d.1 off end # PCI Express Port 10
376 device pci 1d.2 off end # PCI Express Port 11
377 device pci 1d.3 off end # PCI Express Port 12
378 device pci 1e.0 on end # UART #0
379 device pci 1e.1 off end # UART #1
380 device pci 1e.2 on
381 chip drivers/spi/acpi
382 register "hid" = "ACPI_DT_NAMESPACE_HID"
383 register "compat_string" = ""google,cr50""
384 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
385 device spi 0 on end
386 end
387 end # GSPI #0
388 device pci 1e.3 off end # GSPI #1
389 device pci 1e.4 on end # eMMC
390 device pci 1e.5 off end # SDIO
391 device pci 1e.6 on end # SDCard
392 device pci 1f.0 on
393 chip ec/google/chromeec
394 device pnp 0c09.0 on end
395 end
396 end # LPC Interface
397 device pci 1f.1 on end # P2SB
398 device pci 1f.2 on end # Power Management Controller
399 device pci 1f.3 on end # Intel HDA
400 device pci 1f.4 on end # SMBus
401 device pci 1f.5 on end # PCH SPI
402 device pci 1f.6 off end # GbE
403 end
404end