Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 1 | chip soc/intel/skylake |
| 2 | |
Matt DeVillier | 8f42472 | 2019-11-27 22:55:43 -0600 | [diff] [blame] | 3 | # IGD Displays |
| 4 | register "gfx" = "GMA_STATIC_DISPLAYS(0)" |
| 5 | |
Michael Niewöhner | 97e21d3 | 2020-12-28 00:49:33 +0100 | [diff] [blame] | 6 | register "panel_cfg" = "{ |
| 7 | .up_delay_ms = 200, |
| 8 | .down_delay_ms = 500, |
| 9 | .cycle_delay_ms = 600, |
| 10 | .backlight_on_delay_ms = 1, |
| 11 | .backlight_off_delay_ms = 200, |
| 12 | .backlight_pwm_hz = 1000, |
| 13 | }" |
Matt DeVillier | d7e92e8 | 2019-11-28 00:50:47 -0600 | [diff] [blame] | 14 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 15 | # Deep Sx states |
| 16 | register "deep_s3_enable_ac" = "0" |
| 17 | register "deep_s3_enable_dc" = "0" |
| 18 | register "deep_s5_enable_ac" = "1" |
| 19 | register "deep_s5_enable_dc" = "1" |
| 20 | register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD" |
| 21 | |
| 22 | # GPE configuration |
| 23 | # Note that GPE events called out in ASL code rely on this |
| 24 | # route. i.e. If this route changes then the affected GPE |
| 25 | # offset bits also need to be changed. |
| 26 | register "gpe0_dw0" = "GPP_B" |
| 27 | register "gpe0_dw1" = "GPP_D" |
| 28 | register "gpe0_dw2" = "GPP_E" |
| 29 | |
| 30 | # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f |
| 31 | register "gen1_dec" = "0x00fc0801" |
| 32 | register "gen2_dec" = "0x000c0201" |
| 33 | # EC memory map range is 0x900-0x9ff |
| 34 | register "gen3_dec" = "0x00fc0901" |
| 35 | |
| 36 | # Enable DPTF |
| 37 | register "dptf_enable" = "1" |
| 38 | |
| 39 | # Enable S0ix |
| 40 | register "s0ix_enable" = "1" |
| 41 | |
marxwang | 5b56565 | 2018-09-11 12:08:23 +0800 | [diff] [blame] | 42 | # Disable Command TriState |
| 43 | register "CmdTriStateDis" = "1" |
| 44 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 45 | # FSP Configuration |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 46 | register "SataSalpSupport" = "0" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 47 | register "SataPortsEnable[0]" = "0" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 48 | register "DspEnable" = "1" |
| 49 | register "IoBufferOwnership" = "3" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 50 | register "SsicPortEnable" = "0" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 51 | register "ScsEmmcHs400Enabled" = "1" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 52 | register "SkipExtGfxScan" = "1" |
Angel Pons | 6fadde0 | 2021-04-04 16:11:53 +0200 | [diff] [blame] | 53 | register "SaGv" = "SaGv_Enabled" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 54 | register "PmConfigSlpS3MinAssert" = "2" # 50ms |
| 55 | register "PmConfigSlpS4MinAssert" = "1" # 1s |
| 56 | register "PmConfigSlpSusMinAssert" = "1" # 500ms |
| 57 | register "PmConfigSlpAMinAssert" = "3" # 2s |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 58 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 59 | # VR Settings Configuration for 4 Domains |
| 60 | #+----------------+-------+-------+-------+-------+ |
| 61 | #| Domain/Setting | SA | IA | GTUS | GTS | |
| 62 | #+----------------+-------+-------+-------+-------+ |
| 63 | #| Psi1Threshold | 20A | 20A | 20A | 20A | |
| 64 | #| Psi2Threshold | 2A | 2A | 2A | 2A | |
| 65 | #| Psi3Threshold | 1A | 1A | 1A | 1A | |
| 66 | #| Psi3Enable | 1 | 1 | 1 | 1 | |
| 67 | #| Psi4Enable | 1 | 1 | 1 | 1 | |
| 68 | #| ImonSlope | 0 | 0 | 0 | 0 | |
| 69 | #| ImonOffset | 0 | 0 | 0 | 0 | |
| 70 | #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | |
statham_chu | 200262c | 2018-09-20 16:02:04 +0800 | [diff] [blame] | 71 | #| AcLoadline | 14.4 | 4.2 | 5.7 | 4.47 | |
| 72 | #| DcLoadline | 14.0 | 4.17 | 4.2 | 4.3 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 73 | #+----------------+-------+-------+-------+-------+ |
| 74 | register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ |
| 75 | .vr_config_enable = 1, |
| 76 | .psi1threshold = VR_CFG_AMP(20), |
| 77 | .psi2threshold = VR_CFG_AMP(2), |
| 78 | .psi3threshold = VR_CFG_AMP(1), |
| 79 | .psi3enable = 1, |
| 80 | .psi4enable = 1, |
| 81 | .imon_slope = 0x0, |
| 82 | .imon_offset = 0x0, |
| 83 | .voltage_limit = 1520, |
statham_chu | 200262c | 2018-09-20 16:02:04 +0800 | [diff] [blame] | 84 | .ac_loadline = 1440, |
| 85 | .dc_loadline = 1400, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 86 | }" |
| 87 | |
| 88 | register "domain_vr_config[VR_IA_CORE]" = "{ |
| 89 | .vr_config_enable = 1, |
| 90 | .psi1threshold = VR_CFG_AMP(20), |
| 91 | .psi2threshold = VR_CFG_AMP(2), |
| 92 | .psi3threshold = VR_CFG_AMP(1), |
| 93 | .psi3enable = 1, |
| 94 | .psi4enable = 1, |
| 95 | .imon_slope = 0x0, |
| 96 | .imon_offset = 0x0, |
| 97 | .voltage_limit = 1520, |
statham_chu | 200262c | 2018-09-20 16:02:04 +0800 | [diff] [blame] | 98 | .ac_loadline = 420, |
| 99 | .dc_loadline = 417, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 100 | }" |
| 101 | |
| 102 | register "domain_vr_config[VR_GT_UNSLICED]" = "{ |
| 103 | .vr_config_enable = 1, |
| 104 | .psi1threshold = VR_CFG_AMP(20), |
| 105 | .psi2threshold = VR_CFG_AMP(2), |
| 106 | .psi3threshold = VR_CFG_AMP(1), |
| 107 | .psi3enable = 1, |
| 108 | .psi4enable = 1, |
| 109 | .imon_slope = 0x0, |
| 110 | .imon_offset = 0x0, |
| 111 | .voltage_limit = 1520, |
statham_chu | 200262c | 2018-09-20 16:02:04 +0800 | [diff] [blame] | 112 | .ac_loadline = 570, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 113 | .dc_loadline = 420, |
| 114 | }" |
| 115 | |
| 116 | register "domain_vr_config[VR_GT_SLICED]" = "{ |
| 117 | .vr_config_enable = 1, |
| 118 | .psi1threshold = VR_CFG_AMP(20), |
| 119 | .psi2threshold = VR_CFG_AMP(2), |
| 120 | .psi3threshold = VR_CFG_AMP(1), |
| 121 | .psi3enable = 1, |
| 122 | .psi4enable = 1, |
| 123 | .imon_slope = 0x0, |
| 124 | .imon_offset = 0x0, |
| 125 | .voltage_limit = 1520, |
statham_chu | 200262c | 2018-09-20 16:02:04 +0800 | [diff] [blame] | 126 | .ac_loadline = 447, |
| 127 | .dc_loadline = 430, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 128 | }" |
| 129 | |
| 130 | # Enable Root port 1. |
| 131 | register "PcieRpEnable[0]" = "1" |
| 132 | # Enable CLKREQ# |
| 133 | register "PcieRpClkReqSupport[0]" = "1" |
| 134 | # RP 1 uses SRCCLKREQ1# |
| 135 | register "PcieRpClkReqNumber[0]" = "1" |
| 136 | # RP 1 uses uses CLK SRC 1 |
| 137 | register "PcieRpClkSrcNumber[0]" = "1" |
| 138 | # RP 1, Enable Advanced Error Reporting |
| 139 | register "PcieRpAdvancedErrorReporting[0]" = "1" |
| 140 | # RP 1, Enable Latency Tolerance Reporting Mechanism |
| 141 | register "PcieRpLtrEnable[0]" = "1" |
| 142 | |
| 143 | register "usb2_ports[0]" = "USB2_PORT_SHORT(OC0)" # Type-C Port 1 |
| 144 | register "usb2_ports[1]" = "USB2_PORT_LONG(OC3)" # Type-A Port |
| 145 | register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth |
| 146 | register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2 |
| 147 | register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1 |
| 148 | register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera |
| 149 | |
| 150 | register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1 |
| 151 | register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2 |
| 152 | register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 153 | |
| 154 | # Intel Common SoC Config |
| 155 | #+-------------------+---------------------------+ |
| 156 | #| Field | Value | |
| 157 | #+-------------------+---------------------------+ |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 158 | #| I2C0 | Touchscreen | |
| 159 | #| I2C1 | Trackpad | |
| 160 | #| I2C5 | Audio | |
Subrata Banik | c077b22 | 2019-08-01 10:50:35 +0530 | [diff] [blame] | 161 | #| pch_thermal_trip | PCH Trip Temperature | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 162 | #+-------------------+---------------------------+ |
| 163 | register "common_soc_config" = "{ |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 164 | .i2c[0] = { |
| 165 | .speed = I2C_SPEED_FAST, |
| 166 | .speed_config[0] = { |
| 167 | .speed = I2C_SPEED_FAST, |
| 168 | .scl_lcnt = 190, |
| 169 | .scl_hcnt = 100, |
| 170 | .sda_hold = 36, |
| 171 | }, |
| 172 | }, |
| 173 | .i2c[1] = { |
| 174 | .speed = I2C_SPEED_FAST, |
| 175 | .speed_config[0] = { |
| 176 | .speed = I2C_SPEED_FAST, |
kane_chen | 8440bf7 | 2018-11-29 17:22:57 +0800 | [diff] [blame] | 177 | .scl_lcnt = 170, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 178 | .scl_hcnt = 100, |
| 179 | .sda_hold = 36, |
| 180 | }, |
| 181 | .early_init = 1, |
| 182 | }, |
| 183 | .i2c[5] = { |
| 184 | .speed = I2C_SPEED_FAST, |
| 185 | .speed_config[0] = { |
| 186 | .speed = I2C_SPEED_FAST, |
| 187 | .scl_lcnt = 190, |
| 188 | .scl_hcnt = 100, |
| 189 | .sda_hold = 36, |
| 190 | }, |
| 191 | }, |
kane_chen | e781856 | 2018-08-31 17:38:07 +0800 | [diff] [blame] | 192 | .gspi[0] = { |
| 193 | .speed_mhz = 1, |
| 194 | .early_init = 1, |
| 195 | }, |
Subrata Banik | c077b22 | 2019-08-01 10:50:35 +0530 | [diff] [blame] | 196 | .pch_thermal_trip = 75, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 197 | }" |
| 198 | |
| 199 | # Touchscreen |
| 200 | register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" |
| 201 | |
| 202 | # Trackpad |
| 203 | register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" |
| 204 | |
| 205 | # Audio |
| 206 | register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" |
| 207 | |
| 208 | # Must leave UART0 enabled or SD/eMMC will not work as PCI |
| 209 | register "SerialIoDevMode" = "{ |
| 210 | [PchSerialIoIndexI2C0] = PchSerialIoPci, |
| 211 | [PchSerialIoIndexI2C1] = PchSerialIoPci, |
| 212 | [PchSerialIoIndexI2C2] = PchSerialIoDisabled, |
| 213 | [PchSerialIoIndexI2C3] = PchSerialIoDisabled, |
| 214 | [PchSerialIoIndexI2C4] = PchSerialIoDisabled, |
| 215 | [PchSerialIoIndexI2C5] = PchSerialIoPci, |
| 216 | [PchSerialIoIndexSpi0] = PchSerialIoPci, |
| 217 | [PchSerialIoIndexSpi1] = PchSerialIoDisabled, |
Angel Pons | 0856494 | 2021-06-04 18:55:03 +0200 | [diff] [blame] | 218 | [PchSerialIoIndexUart0] = PchSerialIoSkipInit, |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 219 | [PchSerialIoIndexUart1] = PchSerialIoDisabled, |
| 220 | [PchSerialIoIndexUart2] = PchSerialIoSkipInit, |
| 221 | }" |
| 222 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 223 | # PL2 override 18W for AML-Y |
Sumeet R Pawnikar | 97c5464 | 2020-05-10 01:24:11 +0530 | [diff] [blame] | 224 | register "power_limits_config" = "{ |
| 225 | .tdp_pl2_override = 18, |
| 226 | .psys_pmax = 45, |
| 227 | }" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 228 | register "tcc_offset" = "10" # TCC of 90C |
| 229 | |
| 230 | # Use default SD card detect GPIO configuration |
Angel Pons | 6bd99f9 | 2021-02-20 00:16:47 +0100 | [diff] [blame] | 231 | register "sdcard_cd_gpio" = "GPP_E15" |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 232 | |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 233 | device cpu_cluster 0 on |
| 234 | device lapic 0 on end |
| 235 | end |
| 236 | device domain 0 on |
| 237 | device pci 00.0 on end # Host Bridge |
| 238 | device pci 02.0 on end # Integrated Graphics Device |
Felix Singer | 9c1c009 | 2020-07-29 20:48:08 +0200 | [diff] [blame] | 239 | device pci 04.0 on end # SA thermal subsystem |
Felix Singer | 4d5c4e0 | 2020-07-29 22:28:37 +0200 | [diff] [blame] | 240 | device pci 05.0 off end # SA IMGU |
marxwang | a3a2ffb | 2019-01-02 20:34:53 +0800 | [diff] [blame] | 241 | device pci 14.0 on |
| 242 | chip drivers/usb/acpi |
| 243 | register "desc" = ""Root Hub"" |
| 244 | register "type" = "UPC_TYPE_HUB" |
| 245 | device usb 0.0 on |
| 246 | chip drivers/usb/acpi |
| 247 | register "desc" = ""USB Type C Port 1"" |
| 248 | register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| 249 | device usb 2.0 on end |
| 250 | end |
| 251 | chip drivers/usb/acpi |
| 252 | register "desc" = ""USB Type A Port 1"" |
| 253 | register "type" = "UPC_TYPE_A" |
| 254 | device usb 2.1 on end |
| 255 | end |
| 256 | chip drivers/usb/acpi |
| 257 | register "desc" = ""Bluetooth"" |
| 258 | register "type" = "UPC_TYPE_INTERNAL" |
| 259 | register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C8)" |
| 260 | device usb 2.2 on end |
| 261 | end |
| 262 | chip drivers/usb/acpi |
| 263 | register "desc" = ""USB Type C Port 2"" |
| 264 | register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| 265 | device usb 2.4 on end |
| 266 | end |
| 267 | chip drivers/usb/acpi |
| 268 | register "desc" = ""Camera"" |
| 269 | register "type" = "UPC_TYPE_INTERNAL" |
| 270 | device usb 2.8 on end |
| 271 | end |
| 272 | end |
| 273 | end |
| 274 | end # USB xHCI |
Matt DeVillier | 63cde52 | 2022-12-07 19:38:28 -0600 | [diff] [blame^] | 275 | device pci 14.1 off end # USB xDCI (OTG) |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 276 | device pci 14.2 on end # Thermal Subsystem |
Felix Singer | e218667 | 2020-07-29 23:20:52 +0200 | [diff] [blame] | 277 | device pci 14.3 off end # Camera |
kane_chen | 888af33 | 2018-09-14 10:02:18 +0800 | [diff] [blame] | 278 | device pci 15.0 on |
| 279 | chip drivers/i2c/hid |
| 280 | register "generic.hid" = ""PNP0C50"" |
| 281 | register "generic.desc" = ""SISC Touchscreen"" |
| 282 | register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)" |
| 283 | register "generic.probed" = "1" |
| 284 | register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)" |
Kane Chenffd | b3591f3 | 2018-12-12 15:57:04 +0800 | [diff] [blame] | 285 | register "generic.enable_delay_ms" = "105" |
| 286 | register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)" |
| 287 | register "generic.stop_off_delay_ms" = "1" |
kane_chen | 888af33 | 2018-09-14 10:02:18 +0800 | [diff] [blame] | 288 | register "generic.has_power_resource" = "1" |
| 289 | register "generic.disable_gpio_export_in_crs" = "1" |
| 290 | register "hid_desc_reg_offset" = "0x0" |
| 291 | device i2c 5c on end |
| 292 | end |
| 293 | end # I2C #0 |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 294 | device pci 15.1 on |
| 295 | chip drivers/i2c/generic |
| 296 | register "hid" = ""ELAN0000"" |
| 297 | register "desc" = ""ELAN Touchpad"" |
| 298 | register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)" |
| 299 | register "wake" = "GPE0_DW0_05" # GPP_B5 |
| 300 | device i2c 15 on end |
| 301 | end |
| 302 | end # I2C #1 |
| 303 | device pci 15.2 off end # I2C #2 |
| 304 | device pci 15.3 off end # I2C #3 |
| 305 | device pci 16.0 on end # Management Engine Interface 1 |
| 306 | device pci 16.1 off end # Management Engine Interface 2 |
| 307 | device pci 16.2 off end # Management Engine IDE-R |
| 308 | device pci 16.3 off end # Management Engine KT Redirection |
| 309 | device pci 16.4 off end # Management Engine Interface 3 |
| 310 | device pci 17.0 off end # SATA |
| 311 | device pci 19.0 on end # UART #2 |
| 312 | device pci 19.1 on |
| 313 | chip drivers/i2c/max98927 |
| 314 | register "interleave_mode" = "1" |
| 315 | register "vmon_slot_no" = "4" |
| 316 | register "imon_slot_no" = "5" |
| 317 | register "uid" = "0" |
| 318 | register "desc" = ""SSM4567 Right Speaker Amp"" |
| 319 | register "name" = ""MAXR"" |
| 320 | device i2c 39 on end |
| 321 | end |
| 322 | chip drivers/i2c/max98927 |
| 323 | register "interleave_mode" = "1" |
| 324 | register "vmon_slot_no" = "6" |
| 325 | register "imon_slot_no" = "7" |
| 326 | register "uid" = "1" |
| 327 | register "desc" = ""SSM4567 Left Speaker Amp"" |
| 328 | register "name" = ""MAXL"" |
| 329 | device i2c 3A on end |
| 330 | end |
marxwang | 3b8ef2b | 2018-09-07 13:42:00 +0800 | [diff] [blame] | 331 | chip drivers/i2c/da7219 |
| 332 | register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)" |
| 333 | register "btn_cfg" = "50" |
| 334 | register "mic_det_thr" = "500" |
| 335 | register "jack_ins_deb" = "20" |
| 336 | register "jack_det_rate" = ""32ms_64ms"" |
| 337 | register "jack_rem_deb" = "1" |
| 338 | register "a_d_btn_thr" = "0xa" |
| 339 | register "d_b_btn_thr" = "0x16" |
| 340 | register "b_c_btn_thr" = "0x21" |
| 341 | register "c_mic_btn_thr" = "0x3e" |
| 342 | register "btn_avg" = "4" |
| 343 | register "adc_1bit_rpt" = "1" |
| 344 | register "micbias_lvl" = "2600" |
| 345 | register "mic_amp_in_sel" = ""diff"" |
| 346 | device i2c 1A on end |
| 347 | end |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 348 | end # I2C #5 |
| 349 | device pci 19.2 off end # I2C #4 |
| 350 | device pci 1c.0 on |
Furquan Shaikh | a266d1e | 2020-10-04 12:52:54 -0700 | [diff] [blame] | 351 | chip drivers/wifi/generic |
Zhuohao Lee | 11f0160 | 2018-08-02 23:59:16 +0800 | [diff] [blame] | 352 | register "wake" = "GPE0_DW0_00" # GPP_B0 |
| 353 | device pci 00.0 on end |
| 354 | end |
| 355 | end # PCI Express Port 1 |
| 356 | device pci 1c.1 off end # PCI Express Port 2 |
| 357 | device pci 1c.2 off end # PCI Express Port 3 |
| 358 | device pci 1c.3 off end # PCI Express Port 4 |
| 359 | device pci 1c.4 off end # PCI Express Port 5 |
| 360 | device pci 1c.5 off end # PCI Express Port 6 |
| 361 | device pci 1c.6 off end # PCI Express Port 7 |
| 362 | device pci 1c.7 off end # PCI Express Port 8 |
| 363 | device pci 1d.0 off end # PCI Express Port 9 |
| 364 | device pci 1d.1 off end # PCI Express Port 10 |
| 365 | device pci 1d.2 off end # PCI Express Port 11 |
| 366 | device pci 1d.3 off end # PCI Express Port 12 |
| 367 | device pci 1e.0 on end # UART #0 |
| 368 | device pci 1e.1 off end # UART #1 |
| 369 | device pci 1e.2 on |
| 370 | chip drivers/spi/acpi |
| 371 | register "hid" = "ACPI_DT_NAMESPACE_HID" |
| 372 | register "compat_string" = ""google,cr50"" |
| 373 | register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)" |
| 374 | device spi 0 on end |
| 375 | end |
| 376 | end # GSPI #0 |
| 377 | device pci 1e.3 off end # GSPI #1 |
| 378 | device pci 1e.4 on end # eMMC |
| 379 | device pci 1e.5 off end # SDIO |
| 380 | device pci 1e.6 on end # SDCard |
| 381 | device pci 1f.0 on |
| 382 | chip ec/google/chromeec |
| 383 | device pnp 0c09.0 on end |
| 384 | end |
| 385 | end # LPC Interface |
| 386 | device pci 1f.1 on end # P2SB |
| 387 | device pci 1f.2 on end # Power Management Controller |
| 388 | device pci 1f.3 on end # Intel HDA |
| 389 | device pci 1f.4 on end # SMBus |
| 390 | device pci 1f.5 on end # PCH SPI |
| 391 | device pci 1f.6 off end # GbE |
| 392 | end |
| 393 | end |