blob: 7f651b30eef8f8ede3706f1f172268f06d4a0ab1 [file] [log] [blame]
Angel Ponsc3f58f62020-04-05 15:46:41 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Aaron Durbine18d68f2013-10-24 00:05:31 -05003
4#include <stdint.h>
5#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02006#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
Aaron Durbin4177db52014-02-05 14:55:26 -06009#include <bootstate.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080010#include <cbmem.h>
Aaron Durbind7bc23a2013-10-29 16:37:10 -050011#include <console/console.h>
Aaron Durbin4177db52014-02-05 14:55:26 -060012#include <cpu/x86/smm.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050013#include <device/device.h>
14#include <device/pci.h>
15#include <device/pci_ids.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080016#include <pc80/mc146818rtc.h>
Kein Yuan35110232014-02-22 12:26:55 -080017#include <drivers/uart/uart8250reg.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010018#include <string.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050019
Julius Werner18ea2d32014-10-07 16:42:17 -070020#include <soc/iomap.h>
21#include <soc/irq.h>
22#include <soc/lpc.h>
23#include <soc/nvs.h>
24#include <soc/pci_devs.h>
25#include <soc/pmc.h>
26#include <soc/ramstage.h>
27#include <soc/spi.h>
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -080028#include "chip.h"
Furquan Shaikh76cedd22020-05-02 10:24:23 -070029#include <acpi/acpigen.h>
Aaron Durbine18d68f2013-10-24 00:05:31 -050030
31static inline void
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020032add_mmio_resource(struct device *dev, int i, unsigned long addr,
33 unsigned long size)
Aaron Durbine18d68f2013-10-24 00:05:31 -050034{
35 mmio_resource(dev, i, addr >> 10, size >> 10);
36}
37
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020038static void sc_add_mmio_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -050039{
Duncan Laurie7fbe20b2013-11-04 17:00:22 -080040 add_mmio_resource(dev, 0xfeb, ABORT_BASE_ADDRESS, ABORT_BASE_SIZE);
41 add_mmio_resource(dev, PBASE, PMC_BASE_ADDRESS, PMC_BASE_SIZE);
42 add_mmio_resource(dev, IOBASE, IO_BASE_ADDRESS, IO_BASE_SIZE);
43 add_mmio_resource(dev, IBASE, ILB_BASE_ADDRESS, ILB_BASE_SIZE);
44 add_mmio_resource(dev, SBASE, SPI_BASE_ADDRESS, SPI_BASE_SIZE);
45 add_mmio_resource(dev, MPBASE, MPHY_BASE_ADDRESS, MPHY_BASE_SIZE);
46 add_mmio_resource(dev, PUBASE, PUNIT_BASE_ADDRESS, PUNIT_BASE_SIZE);
47 add_mmio_resource(dev, RCBA, RCBA_BASE_ADDRESS, RCBA_BASE_SIZE);
Aaron Durbine18d68f2013-10-24 00:05:31 -050048}
49
50/* Default IO range claimed by the LPC device. The upper bound is exclusive. */
51#define LPC_DEFAULT_IO_RANGE_LOWER 0
52#define LPC_DEFAULT_IO_RANGE_UPPER 0x1000
53
54static inline int io_range_in_default(int base, int size)
55{
56 /* Does it start above the range? */
57 if (base >= LPC_DEFAULT_IO_RANGE_UPPER)
58 return 0;
59
60 /* Is it entirely contained? */
61 if (base >= LPC_DEFAULT_IO_RANGE_LOWER &&
62 (base + size) < LPC_DEFAULT_IO_RANGE_UPPER)
63 return 1;
64
65 /* This will return not in range for partial overlaps. */
66 return 0;
67}
68
69/*
70 * Note: this function assumes there is no overlap with the default LPC device's
71 * claimed range: LPC_DEFAULT_IO_RANGE_LOWER -> LPC_DEFAULT_IO_RANGE_UPPER.
72 */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020073static void sc_add_io_resource(struct device *dev, int base, int size,
74 int index)
Aaron Durbine18d68f2013-10-24 00:05:31 -050075{
76 struct resource *res;
77
78 if (io_range_in_default(base, size))
79 return;
80
81 res = new_resource(dev, index);
82 res->base = base;
83 res->size = size;
84 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
85}
86
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +020087static void sc_add_io_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -050088{
89 struct resource *res;
90
91 /* Add the default claimed IO range for the LPC device. */
92 res = new_resource(dev, 0);
93 res->base = LPC_DEFAULT_IO_RANGE_LOWER;
94 res->size = LPC_DEFAULT_IO_RANGE_UPPER - LPC_DEFAULT_IO_RANGE_LOWER;
95 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
96
97 /* GPIO */
Frans Hendriks802f43d2018-10-29 14:17:16 +010098 sc_add_io_resource(dev, GPIO_BASE_ADDRESS, GPIO_BASE_SIZE, GBASE);
Aaron Durbine18d68f2013-10-24 00:05:31 -050099
100 /* ACPI */
Frans Hendriks802f43d2018-10-29 14:17:16 +0100101 sc_add_io_resource(dev, ACPI_BASE_ADDRESS, ACPI_BASE_SIZE, ABASE);
Aaron Durbine18d68f2013-10-24 00:05:31 -0500102}
103
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200104static void sc_read_resources(struct device *dev)
Aaron Durbine18d68f2013-10-24 00:05:31 -0500105{
106 /* Get the normal PCI resources of this device. */
107 pci_dev_read_resources(dev);
108
109 /* Add non-standard MMIO resources. */
110 sc_add_mmio_resources(dev);
111
112 /* Add IO resources. */
113 sc_add_io_resources(dev);
114}
115
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800116static void sc_rtc_init(void)
117{
Aaron Durbin64b4bdd2017-09-15 14:24:03 -0600118 cmos_init(rtc_failure());
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800119}
120
Kein Yuan35110232014-02-22 12:26:55 -0800121/*
122 * The UART hardware loses power while in suspend. Because of this the kernel
123 * can hang because it doesn't re-initialize serial ports it is using for
124 * consoles at resume time. The following function configures the UART
125 * if the hardware is enabled though it may not be the correct baud rate
126 * or configuration. This is definitely a hack, but it helps the kernel
127 * along.
128 */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200129static void com1_configure_resume(struct device *dev)
Kein Yuan35110232014-02-22 12:26:55 -0800130{
131 const uint16_t port = 0x3f8;
132
Martin Roth99a3bba2014-12-07 14:57:26 -0700133 /* Is the UART I/O port enabled? */
Kein Yuan35110232014-02-22 12:26:55 -0800134 if (!(pci_read_config32(dev, UART_CONT) & 1))
135 return;
136
137 /* Disable interrupts */
138 outb(0x0, port + UART8250_IER);
139
140 /* Enable FIFOs */
141 outb(UART8250_FCR_FIFO_EN, port + UART8250_FCR);
142
143 /* assert DTR and RTS so the other end is happy */
144 outb(UART8250_MCR_DTR | UART8250_MCR_RTS, port + UART8250_MCR);
145
146 /* DLAB on */
147 outb(UART8250_LCR_DLAB | 3, port + UART8250_LCR);
148
149 /* Set Baud Rate Divisor. 1 ==> 115200 Baud */
150 outb(1, port + UART8250_DLL);
151 outb(0, port + UART8250_DLM);
152
153 /* Set to 3 for 8N1 */
154 outb(3, port + UART8250_LCR);
155}
156
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200157static void sc_init(struct device *dev)
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600158{
159 int i;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800160 u8 *pr_base = (u8 *)(ILB_BASE_ADDRESS + 0x08);
Alexander Couzens316170e2015-11-24 09:46:18 +0100161 u16 *ir_base = (u16 *)(ILB_BASE_ADDRESS + 0x20);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800162 u32 *gen_pmcon1 = (u32 *)(PMC_BASE_ADDRESS + GEN_PMCON1);
163 u32 *actl = (u32 *)(ILB_BASE_ADDRESS + ACTL);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600164 const struct baytrail_irq_route *ir = &global_baytrail_irq_route;
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300165 struct soc_intel_baytrail_config *config = config_of(dev);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600166
167 /* Set up the PIRQ PIC routing based on static config. */
168 for (i = 0; i < NUM_PIRQS; i++) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800169 write8(pr_base + i, ir->pic[i]);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600170 }
171 /* Set up the per device PIRQ routing base on static config. */
172 for (i = 0; i < NUM_IR_DEVS; i++) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800173 write16(ir_base + i, ir->pcidev[i]);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600174 }
Aaron Durbin1af36632013-11-07 10:42:16 -0600175
176 /* Route SCI to IRQ9 */
177 write32(actl, (read32(actl) & ~SCIS_MASK) | SCIS_IRQ9);
Shawn Nematbakhsh51d787a2014-01-16 17:52:21 -0800178
179 sc_rtc_init();
180
181 if (config->disable_slp_x_stretch_sus_fail) {
182 printk(BIOS_DEBUG, "Disabling slp_x stretching.\n");
183 write32(gen_pmcon1,
184 read32(gen_pmcon1) | DIS_SLP_X_STRCH_SUS_UP);
185 } else {
186 write32(gen_pmcon1,
187 read32(gen_pmcon1) & ~DIS_SLP_X_STRCH_SUS_UP);
188 }
Kein Yuan35110232014-02-22 12:26:55 -0800189
Kyösti Mälkki9e94dbf2015-01-08 20:03:18 +0200190 if (acpi_is_wakeup_s3())
Kein Yuan35110232014-02-22 12:26:55 -0800191 com1_configure_resume(dev);
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600192}
193
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500194/*
195 * Common code for the south cluster devices.
196 */
197
Martin Roth99a3bba2014-12-07 14:57:26 -0700198/* Set bit in function disable register to hide this device. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200199static void sc_disable_devfn(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500200{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800201 u32 *func_dis = (u32 *)(PMC_BASE_ADDRESS + FUNC_DIS);
202 u32 *func_dis2 = (u32 *)(PMC_BASE_ADDRESS + FUNC_DIS2);
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500203 uint32_t mask = 0;
204 uint32_t mask2 = 0;
205
206 switch (dev->path.pci.devfn) {
207 case PCI_DEVFN(SDIO_DEV, SDIO_FUNC):
208 mask |= SDIO_DIS;
209 break;
210 case PCI_DEVFN(SD_DEV, SD_FUNC):
211 mask |= SD_DIS;
212 break;
213 case PCI_DEVFN(SATA_DEV, SATA_FUNC):
214 mask |= SATA_DIS;
215 break;
216 case PCI_DEVFN(XHCI_DEV, XHCI_FUNC):
217 mask |= XHCI_DIS;
218 /* Disable super speed PHY when XHCI is not available. */
219 mask2 |= USH_SS_PHY_DIS;
220 break;
221 case PCI_DEVFN(LPE_DEV, LPE_FUNC):
222 mask |= LPE_DIS;
223 break;
224 case PCI_DEVFN(MMC_DEV, MMC_FUNC):
225 mask |= MMC_DIS;
226 break;
227 case PCI_DEVFN(SIO_DMA1_DEV, SIO_DMA1_FUNC):
228 mask |= SIO_DMA1_DIS;
229 break;
230 case PCI_DEVFN(I2C1_DEV, I2C1_FUNC):
231 mask |= I2C1_DIS;
232 break;
233 case PCI_DEVFN(I2C2_DEV, I2C2_FUNC):
234 mask |= I2C1_DIS;
235 break;
236 case PCI_DEVFN(I2C3_DEV, I2C3_FUNC):
237 mask |= I2C3_DIS;
238 break;
239 case PCI_DEVFN(I2C4_DEV, I2C4_FUNC):
240 mask |= I2C4_DIS;
241 break;
242 case PCI_DEVFN(I2C5_DEV, I2C5_FUNC):
243 mask |= I2C5_DIS;
244 break;
245 case PCI_DEVFN(I2C6_DEV, I2C6_FUNC):
246 mask |= I2C6_DIS;
247 break;
248 case PCI_DEVFN(I2C7_DEV, I2C7_FUNC):
249 mask |= I2C7_DIS;
250 break;
251 case PCI_DEVFN(TXE_DEV, TXE_FUNC):
252 mask |= TXE_DIS;
253 break;
254 case PCI_DEVFN(HDA_DEV, HDA_FUNC):
255 mask |= HDA_DIS;
256 break;
257 case PCI_DEVFN(PCIE_PORT1_DEV, PCIE_PORT1_FUNC):
258 mask |= PCIE_PORT1_DIS;
259 break;
260 case PCI_DEVFN(PCIE_PORT2_DEV, PCIE_PORT2_FUNC):
261 mask |= PCIE_PORT2_DIS;
262 break;
263 case PCI_DEVFN(PCIE_PORT3_DEV, PCIE_PORT3_FUNC):
264 mask |= PCIE_PORT3_DIS;
265 break;
266 case PCI_DEVFN(PCIE_PORT4_DEV, PCIE_PORT4_FUNC):
267 mask |= PCIE_PORT4_DIS;
268 break;
269 case PCI_DEVFN(EHCI_DEV, EHCI_FUNC):
270 mask |= EHCI_DIS;
271 break;
272 case PCI_DEVFN(SIO_DMA2_DEV, SIO_DMA2_FUNC):
273 mask |= SIO_DMA2_DIS;
274 break;
275 case PCI_DEVFN(PWM1_DEV, PWM1_FUNC):
276 mask |= PWM1_DIS;
277 break;
278 case PCI_DEVFN(PWM2_DEV, PWM2_FUNC):
279 mask |= PWM2_DIS;
280 break;
281 case PCI_DEVFN(HSUART1_DEV, HSUART1_FUNC):
282 mask |= HSUART1_DIS;
283 break;
284 case PCI_DEVFN(HSUART2_DEV, HSUART2_FUNC):
285 mask |= HSUART2_DIS;
286 break;
287 case PCI_DEVFN(SPI_DEV, SPI_FUNC):
288 mask |= SPI_DIS;
289 break;
290 case PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC):
291 mask2 |= SMBUS_DIS;
292 break;
293 }
294
295 if (mask != 0) {
296 write32(func_dis, read32(func_dis) | mask);
297 /* Ensure posted write hits. */
298 read32(func_dis);
299 }
300
301 if (mask2 != 0) {
302 write32(func_dis2, read32(func_dis2) | mask2);
303 /* Ensure posted write hits. */
304 read32(func_dis2);
305 }
306}
307
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200308static inline void set_d3hot_bits(struct device *dev, int offset)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500309{
310 uint32_t reg8;
311 printk(BIOS_DEBUG, "Power management CAP offset 0x%x.\n", offset);
312 reg8 = pci_read_config8(dev, offset + 4);
313 reg8 |= 0x3;
314 pci_write_config8(dev, offset + 4, reg8);
315}
316
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500317/* Parts of the audio subsystem are powered by the HDA device. Therefore, one
318 * cannot put HDA into D3Hot. Instead perform this workaround to make some of
319 * the audio paths work for LPE audio. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200320static void hda_work_around(struct device *dev)
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500321{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800322 u32 *gctl = (u32 *)(TEMP_BASE_ADDRESS + 0x8);
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500323
324 /* Need to set magic register 0x43 to 0xd7 in config space. */
325 pci_write_config8(dev, 0x43, 0xd7);
326
327 /* Need to set bit 0 of GCTL to take the device out of reset. However,
328 * that requires setting up the 64-bit BAR. */
329 pci_write_config32(dev, PCI_BASE_ADDRESS_0, TEMP_BASE_ADDRESS);
330 pci_write_config32(dev, PCI_BASE_ADDRESS_1, 0);
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200331 pci_write_config16(dev, PCI_COMMAND, PCI_COMMAND_MEMORY);
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500332 write32(gctl, read32(gctl) | 0x1);
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200333 pci_write_config16(dev, PCI_COMMAND, 0);
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500334 pci_write_config32(dev, PCI_BASE_ADDRESS_0, 0);
335}
336
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200337static int place_device_in_d3hot(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500338{
Martin Roth57e89092019-10-23 21:45:23 -0600339 unsigned int offset;
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500340
Aaron Durbin46ab8cd2013-10-30 17:07:46 -0500341 /* Parts of the HDA block are used for LPE audio as well.
342 * Therefore assume the HDA will never be put into D3Hot. */
343 if (dev->path.pci.devfn == PCI_DEVFN(HDA_DEV, HDA_FUNC)) {
344 hda_work_around(dev);
345 return 0;
346 }
347
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500348 offset = pci_find_capability(dev, PCI_CAP_ID_PM);
349
350 if (offset != 0) {
351 set_d3hot_bits(dev, offset);
352 return 0;
353 }
354
355 /* For some reason some of the devices don't have the capability
356 * pointer set correctly. Work around this by hard coding the offset. */
357 switch (dev->path.pci.devfn) {
358 case PCI_DEVFN(SDIO_DEV, SDIO_FUNC):
359 offset = 0x80;
360 break;
361 case PCI_DEVFN(SD_DEV, SD_FUNC):
362 offset = 0x80;
363 break;
364 case PCI_DEVFN(MMC_DEV, MMC_FUNC):
365 offset = 0x80;
366 break;
367 case PCI_DEVFN(LPE_DEV, LPE_FUNC):
368 offset = 0x80;
369 break;
370 case PCI_DEVFN(SIO_DMA1_DEV, SIO_DMA1_FUNC):
371 offset = 0x80;
372 break;
373 case PCI_DEVFN(I2C1_DEV, I2C1_FUNC):
374 offset = 0x80;
375 break;
376 case PCI_DEVFN(I2C2_DEV, I2C2_FUNC):
377 offset = 0x80;
378 break;
379 case PCI_DEVFN(I2C3_DEV, I2C3_FUNC):
380 offset = 0x80;
381 break;
382 case PCI_DEVFN(I2C4_DEV, I2C4_FUNC):
383 offset = 0x80;
384 break;
385 case PCI_DEVFN(I2C5_DEV, I2C5_FUNC):
386 offset = 0x80;
387 break;
388 case PCI_DEVFN(I2C6_DEV, I2C6_FUNC):
389 offset = 0x80;
390 break;
391 case PCI_DEVFN(I2C7_DEV, I2C7_FUNC):
392 offset = 0x80;
393 break;
394 case PCI_DEVFN(SIO_DMA2_DEV, SIO_DMA2_FUNC):
395 offset = 0x80;
396 break;
397 case PCI_DEVFN(PWM1_DEV, PWM1_FUNC):
398 offset = 0x80;
399 break;
400 case PCI_DEVFN(PWM2_DEV, PWM2_FUNC):
401 offset = 0x80;
402 break;
403 case PCI_DEVFN(HSUART1_DEV, HSUART1_FUNC):
404 offset = 0x80;
405 break;
406 case PCI_DEVFN(HSUART2_DEV, HSUART2_FUNC):
407 offset = 0x80;
408 break;
409 case PCI_DEVFN(SPI_DEV, SPI_FUNC):
410 offset = 0x80;
411 break;
412 case PCI_DEVFN(SATA_DEV, SATA_FUNC):
413 offset = 0x70;
414 break;
415 case PCI_DEVFN(XHCI_DEV, XHCI_FUNC):
416 offset = 0x70;
417 break;
418 case PCI_DEVFN(EHCI_DEV, EHCI_FUNC):
419 offset = 0x70;
420 break;
421 case PCI_DEVFN(HDA_DEV, HDA_FUNC):
422 offset = 0x50;
423 break;
424 case PCI_DEVFN(SMBUS_DEV, SMBUS_FUNC):
425 offset = 0x50;
426 break;
427 case PCI_DEVFN(TXE_DEV, TXE_FUNC):
Aaron Durbin1eae3ee2013-10-30 17:08:59 -0500428 /* TXE cannot be placed in D3Hot. */
429 return 0;
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500430 case PCI_DEVFN(PCIE_PORT1_DEV, PCIE_PORT1_FUNC):
431 offset = 0xa0;
432 break;
433 case PCI_DEVFN(PCIE_PORT2_DEV, PCIE_PORT2_FUNC):
434 offset = 0xa0;
435 break;
436 case PCI_DEVFN(PCIE_PORT3_DEV, PCIE_PORT3_FUNC):
437 offset = 0xa0;
438 break;
439 case PCI_DEVFN(PCIE_PORT4_DEV, PCIE_PORT4_FUNC):
440 offset = 0xa0;
441 break;
442 }
443
444 if (offset != 0) {
445 set_d3hot_bits(dev, offset);
446 return 0;
447 }
448
449 return -1;
450}
451
452/* Common PCI device function disable. */
Elyes HAOUAS17a3ceb2018-05-22 10:42:28 +0200453void southcluster_enable_dev(struct device *dev)
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500454{
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200455 uint16_t reg16;
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500456
457 if (!dev->enabled) {
458 int slot = PCI_SLOT(dev->path.pci.devfn);
459 int func = PCI_FUNC(dev->path.pci.devfn);
460 printk(BIOS_DEBUG, "%s: Disabling device: %02x.%01x\n",
461 dev_path(dev), slot, func);
462
463 /* Ensure memory, io, and bus master are all disabled */
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200464 reg16 = pci_read_config16(dev, PCI_COMMAND);
465 reg16 &= ~(PCI_COMMAND_MASTER |
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500466 PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200467 pci_write_config16(dev, PCI_COMMAND, reg16);
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500468
469 /* Place device in D3Hot */
470 if (place_device_in_d3hot(dev) < 0) {
471 printk(BIOS_WARNING,
472 "Could not place %02x.%01x into D3Hot. "
473 "Keeping device visible.\n", slot, func);
474 return;
475 }
476 /* Disable this device if possible */
477 sc_disable_devfn(dev);
478 } else {
479 /* Enable SERR */
Elyes HAOUAS6468d87d2020-04-29 10:22:42 +0200480 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_SERR);
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500481 }
482}
483
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700484static void southcluster_inject_dsdt(const struct device *device)
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200485{
486 global_nvs_t *gnvs;
487
488 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
489 if (!gnvs) {
490 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof (*gnvs));
491 if (gnvs)
492 memset(gnvs, 0, sizeof(*gnvs));
493 }
494
495 if (gnvs) {
496 acpi_create_gnvs(gnvs);
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200497 /* And tell SMI about it */
498 smm_setup_structures(gnvs, NULL, NULL);
499
500 /* Add it to DSDT. */
501 acpigen_write_scope("\\");
502 acpigen_write_name_dword("NVSA", (u32) gnvs);
503 acpigen_pop_len();
504 }
505}
506
507
Aaron Durbine18d68f2013-10-24 00:05:31 -0500508static struct device_operations device_ops = {
509 .read_resources = sc_read_resources,
510 .set_resources = pci_dev_set_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200511 .acpi_inject_dsdt = southcluster_inject_dsdt,
Vladimir Serbinenko7fb149d2014-10-08 22:56:27 +0200512 .write_acpi_tables = acpi_write_hpet,
Aaron Durbin3bde3d72013-11-04 21:45:52 -0600513 .init = sc_init,
Aaron Durbind7bc23a2013-10-29 16:37:10 -0500514 .enable = southcluster_enable_dev,
Nico Huber51b75ae2019-03-14 16:02:05 +0100515 .scan_bus = scan_static_bus,
Aaron Durbine18d68f2013-10-24 00:05:31 -0500516 .ops_pci = &soc_pci_ops,
517};
518
519static const struct pci_driver southcluster __pci_driver = {
520 .ops = &device_ops,
521 .vendor = PCI_VENDOR_ID_INTEL,
522 .device = LPC_DEVID,
523};
Aaron Durbin4177db52014-02-05 14:55:26 -0600524
Aaron Durbin64031672018-04-21 14:45:32 -0600525int __weak mainboard_get_spi_config(struct spi_config *cfg)
Aaron Durbin4177db52014-02-05 14:55:26 -0600526{
527 return -1;
528}
529
530static void finalize_chipset(void *unused)
531{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800532 u32 *bcr = (u32 *)(SPI_BASE_ADDRESS + BCR);
533 u32 *gcs = (u32 *)(RCBA_BASE_ADDRESS + GCS);
534 u32 *gen_pmcon2 = (u32 *)(PMC_BASE_ADDRESS + GEN_PMCON2);
535 u32 *etr = (u32 *)(PMC_BASE_ADDRESS + ETR);
536 u8 *spi = (u8 *)SPI_BASE_ADDRESS;
Aaron Durbin4177db52014-02-05 14:55:26 -0600537 struct spi_config cfg;
538
539 /* Set the lock enable on the BIOS control register. */
540 write32(bcr, read32(bcr) | BCR_LE);
541
542 /* Set BIOS lock down bit controlling boot block size and swapping. */
543 write32(gcs, read32(gcs) | BILD);
544
545 /* Lock sleep stretching policy and set SMI lock. */
546 write32(gen_pmcon2, read32(gen_pmcon2) | SLPSX_STR_POL_LOCK | SMI_LOCK);
547
548 /* Set the CF9 lock. */
549 write32(etr, read32(etr) | CF9LOCK);
550
551 if (mainboard_get_spi_config(&cfg) < 0) {
552 printk(BIOS_DEBUG, "No SPI lockdown configuration.\n");
553 } else {
554 write16(spi + PREOP, cfg.preop);
555 write16(spi + OPTYPE, cfg.optype);
556 write32(spi + OPMENU0, cfg.opmenu[0]);
557 write32(spi + OPMENU1, cfg.opmenu[1]);
558 write16(spi + HSFSTS, read16(spi + HSFSTS) | FLOCKDN);
559 write32(spi + UVSCC, cfg.uvscc);
560 write32(spi + LVSCC, cfg.lvscc | VCL);
561 }
Aaron Durbin4177db52014-02-05 14:55:26 -0600562}
563
Aaron Durbin9ef9d852015-03-16 17:30:09 -0500564BOOT_STATE_INIT_ENTRY(BS_OS_RESUME, BS_ON_ENTRY, finalize_chipset, NULL);
565BOOT_STATE_INIT_ENTRY(BS_PAYLOAD_LOAD, BS_ON_EXIT, finalize_chipset, NULL);