Aaron Durbin | 3d0071b | 2013-01-18 14:32:50 -0600 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
Patrick Georgi | 5b2a2d0 | 2018-09-26 20:46:04 +0200 | [diff] [blame] | 4 | * Copyright (C) 2012 Google LLC |
Aaron Durbin | 3d0071b | 2013-01-18 14:32:50 -0600 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Aaron Durbin | 3d0071b | 2013-01-18 14:32:50 -0600 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <stdint.h> |
Aaron Durbin | 7492ec1 | 2013-02-08 22:18:04 -0600 | [diff] [blame] | 17 | #include <string.h> |
Aaron Durbin | 3d0071b | 2013-01-18 14:32:50 -0600 | [diff] [blame] | 18 | #include <console/console.h> |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 19 | #include <arch/cpu.h> |
Patrick Rudolph | 45022ae | 2018-10-01 19:17:11 +0200 | [diff] [blame] | 20 | #include <cf9_reset.h> |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 21 | #include <cpu/x86/bist.h> |
| 22 | #include <cpu/x86/msr.h> |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 23 | #include <cpu/x86/mtrr.h> |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 24 | #include <lib.h> |
| 25 | #include <timestamp.h> |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 26 | #include <device/pci_def.h> |
| 27 | #include <cpu/x86/lapic.h> |
Kyösti Mälkki | 465eff6 | 2016-06-15 06:07:55 +0300 | [diff] [blame] | 28 | #include <cbmem.h> |
Kyösti Mälkki | 65e8f64 | 2016-06-27 11:27:56 +0300 | [diff] [blame] | 29 | #include <program_loading.h> |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 30 | #include <romstage_handoff.h> |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 31 | #include <vendorcode/google/chromeos/chromeos.h> |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 32 | #if CONFIG(EC_GOOGLE_CHROMEEC) |
Duncan Laurie | 7cced0d | 2013-06-04 10:03:34 -0700 | [diff] [blame] | 33 | #include <ec/google/chromeec/ec.h> |
| 34 | #endif |
Elyes HAOUAS | 65bb543 | 2018-07-03 14:59:50 +0200 | [diff] [blame] | 35 | #include <northbridge/intel/haswell/haswell.h> |
| 36 | #include <northbridge/intel/haswell/raminit.h> |
| 37 | #include <southbridge/intel/lynxpoint/pch.h> |
| 38 | #include <southbridge/intel/lynxpoint/me.h> |
Arthur Heymans | faa5f98 | 2018-06-04 19:34:59 +0200 | [diff] [blame] | 39 | #include <cpu/intel/romstage.h> |
Elyes HAOUAS | 65bb543 | 2018-07-03 14:59:50 +0200 | [diff] [blame] | 40 | #include "haswell.h" |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 41 | |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 42 | #define ROMSTAGE_RAM_STACK_SIZE 0x5000 |
Aaron Durbin | 3d0071b | 2013-01-18 14:32:50 -0600 | [diff] [blame] | 43 | |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 44 | /* platform_enter_postcar() determines the stack to use after |
| 45 | * cache-as-ram is torn down as well as the MTRR settings to use, |
| 46 | * and continues execution in postcar stage. */ |
Arthur Heymans | faa5f98 | 2018-06-04 19:34:59 +0200 | [diff] [blame] | 47 | void platform_enter_postcar(void) |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 48 | { |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 49 | struct postcar_frame pcf; |
| 50 | uintptr_t top_of_ram; |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 51 | |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 52 | if (postcar_frame_init(&pcf, ROMSTAGE_RAM_STACK_SIZE)) |
| 53 | die("Unable to initialize postcar frame.\n"); |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 54 | /* Cache the ROM as WP just below 4GiB. */ |
Nico Huber | 4c7eee2 | 2019-02-10 19:35:41 +0100 | [diff] [blame] | 55 | postcar_frame_add_romcache(&pcf, MTRR_TYPE_WRPROT); |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 56 | |
Kyösti Mälkki | 65cc526 | 2016-06-19 20:38:41 +0300 | [diff] [blame] | 57 | /* Cache RAM as WB from 0 -> CACHE_TMP_RAMTOP. */ |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 58 | postcar_frame_add_mtrr(&pcf, 0, CACHE_TMP_RAMTOP, MTRR_TYPE_WRBACK); |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 59 | |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 60 | /* Cache at least 8 MiB below the top of ram, and at most 8 MiB |
| 61 | * above top of the ram. This satisfies MTRR alignment requirement |
| 62 | * with different TSEG size configurations. |
| 63 | */ |
| 64 | top_of_ram = ALIGN_DOWN((uintptr_t)cbmem_top(), 8*MiB); |
| 65 | postcar_frame_add_mtrr(&pcf, top_of_ram - 8*MiB, 16*MiB, |
| 66 | MTRR_TYPE_WRBACK); |
Aaron Durbin | 67481ddc | 2013-02-15 15:08:37 -0600 | [diff] [blame] | 67 | |
Arthur Heymans | 88af0f3 | 2018-06-03 12:37:54 +0200 | [diff] [blame] | 68 | run_postcar_phase(&pcf); |
Aaron Durbin | 38d9423 | 2013-02-07 00:03:33 -0600 | [diff] [blame] | 69 | } |
| 70 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 71 | void romstage_common(const struct romstage_params *params) |
| 72 | { |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 73 | int boot_mode; |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 74 | int wake_from_s3; |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 75 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 76 | if (params->bist == 0) |
| 77 | enable_lapic(); |
| 78 | |
| 79 | wake_from_s3 = early_pch_init(params->gpio_map, params->rcba_config); |
| 80 | |
| 81 | /* Halt if there was a built in self test failure */ |
| 82 | report_bist_failure(params->bist); |
| 83 | |
| 84 | /* Perform some early chipset initialization required |
| 85 | * before RAM initialization can work |
| 86 | */ |
| 87 | haswell_early_initialization(HASWELL_MOBILE); |
| 88 | printk(BIOS_DEBUG, "Back from haswell_early_initialization()\n"); |
| 89 | |
| 90 | if (wake_from_s3) { |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 91 | #if CONFIG(HAVE_ACPI_RESUME) |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 92 | printk(BIOS_DEBUG, "Resume from S3 detected.\n"); |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 93 | #else |
| 94 | printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n"); |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 95 | wake_from_s3 = 0; |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 96 | #endif |
| 97 | } |
| 98 | |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 99 | /* There are hard coded assumptions of 2 meaning s3 wake. Normalize |
| 100 | * the users of the 2 literal here based off wake_from_s3. */ |
| 101 | boot_mode = wake_from_s3 ? 2 : 0; |
| 102 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 103 | /* Prepare USB controller early in S3 resume */ |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 104 | if (wake_from_s3) |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 105 | enable_usb_bar(); |
| 106 | |
| 107 | post_code(0x3a); |
| 108 | params->pei_data->boot_mode = boot_mode; |
Kyösti Mälkki | 3d45c40 | 2013-09-07 20:26:36 +0300 | [diff] [blame] | 109 | |
| 110 | timestamp_add_now(TS_BEFORE_INITRAM); |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 111 | |
| 112 | report_platform_info(); |
| 113 | |
Aaron Durbin | c7633f4 | 2013-06-13 17:29:36 -0700 | [diff] [blame] | 114 | if (params->copy_spd != NULL) |
| 115 | params->copy_spd(params->pei_data); |
| 116 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 117 | sdram_initialize(params->pei_data); |
| 118 | |
Kyösti Mälkki | 3d45c40 | 2013-09-07 20:26:36 +0300 | [diff] [blame] | 119 | timestamp_add_now(TS_AFTER_INITRAM); |
| 120 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 121 | post_code(0x3b); |
| 122 | |
| 123 | intel_early_me_status(); |
| 124 | |
| 125 | quick_ram_check(); |
| 126 | post_code(0x3e); |
| 127 | |
Aaron Durbin | c0cbd6e | 2013-03-13 13:51:20 -0500 | [diff] [blame] | 128 | if (!wake_from_s3) { |
| 129 | cbmem_initialize_empty(); |
| 130 | /* Save data returned from MRC on non-S3 resumes. */ |
Aaron Durbin | 2ad1dba | 2013-02-07 00:51:18 -0600 | [diff] [blame] | 131 | save_mrc_data(params->pei_data); |
Aaron Durbin | 42e6856 | 2015-06-09 13:55:51 -0500 | [diff] [blame] | 132 | } else if (cbmem_initialize()) { |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 133 | #if CONFIG(HAVE_ACPI_RESUME) |
Aaron Durbin | 42e6856 | 2015-06-09 13:55:51 -0500 | [diff] [blame] | 134 | /* Failed S3 resume, reset to come up cleanly */ |
Patrick Rudolph | 45022ae | 2018-10-01 19:17:11 +0200 | [diff] [blame] | 135 | system_reset(); |
Aaron Durbin | 42e6856 | 2015-06-09 13:55:51 -0500 | [diff] [blame] | 136 | #endif |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 137 | } |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 138 | |
Tristan Corrick | 334be32 | 2018-12-17 22:10:21 +1300 | [diff] [blame] | 139 | haswell_unhide_peg(); |
| 140 | |
Matt DeVillier | 5aaa8ce | 2016-09-02 13:29:17 -0500 | [diff] [blame] | 141 | setup_sdram_meminfo(params->pei_data); |
| 142 | |
Aaron Durbin | 77e1399 | 2016-11-29 17:43:04 -0600 | [diff] [blame] | 143 | romstage_handoff_init(wake_from_s3); |
Aaron Durbin | bf396ff | 2013-02-11 21:50:35 -0600 | [diff] [blame] | 144 | |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 145 | post_code(0x3f); |
Aaron Durbin | a267161 | 2013-02-06 21:41:01 -0600 | [diff] [blame] | 146 | } |