Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 1 | config SOC_INTEL_BRASWELL |
| 2 | bool |
| 3 | help |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 4 | Braswell M/D part support. |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 5 | |
| 6 | if SOC_INTEL_BRASWELL |
| 7 | |
| 8 | config CPU_SPECIFIC_OPTIONS |
| 9 | def_bool y |
Aaron Durbin | 1b6196d | 2016-07-13 23:20:26 -0500 | [diff] [blame] | 10 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 11 | select ARCH_BOOTBLOCK_X86_32 |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 12 | select ARCH_RAMSTAGE_X86_32 |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 13 | select ARCH_ROMSTAGE_X86_32 |
| 14 | select ARCH_VERSTAGE_X86_32 |
Aaron Durbin | e8e118d | 2016-08-12 15:00:10 -0500 | [diff] [blame] | 15 | select BOOT_DEVICE_SUPPORTS_WRITES |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 16 | select CACHE_MRC_SETTINGS |
Kyösti Mälkki | 730df3c | 2016-06-18 07:39:31 +0300 | [diff] [blame^] | 17 | select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 18 | select COLLECT_TIMESTAMPS |
Martin Roth | df02c33 | 2015-07-01 23:09:42 -0600 | [diff] [blame] | 19 | select SUPPORT_CPU_UCODE_IN_CBFS |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 20 | select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 21 | select HAVE_MONOTONIC_TIMER |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 22 | select HAVE_SMI_HANDLER |
| 23 | select HAVE_HARD_RESET |
Aaron Durbin | f5ff854 | 2016-05-05 10:38:03 -0500 | [diff] [blame] | 24 | select NO_FIXED_XIP_ROM_SIZE |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 25 | select PARALLEL_MP |
| 26 | select PCIEXP_ASPM |
Lee Leahy | acb9c0b | 2015-07-02 11:55:18 -0700 | [diff] [blame] | 27 | select PCIEXP_CLK_PM |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 28 | select PCIEXP_COMMON_CLOCK |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 29 | select PLATFORM_USES_FSP1_1 |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 30 | select REG_SCRIPT |
Aaron Durbin | 16246ea | 2016-08-05 21:23:37 -0500 | [diff] [blame] | 31 | select RTC |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 32 | select SOC_INTEL_COMMON |
Duncan Laurie | e73da80 | 2015-09-08 16:16:34 -0700 | [diff] [blame] | 33 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 34 | select SOC_INTEL_COMMON_RESET |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 35 | select SMM_TSEG |
| 36 | select SMP |
| 37 | select SPI_FLASH |
| 38 | select SSE2 |
| 39 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 40 | select TSC_CONSTANT_RATE |
| 41 | select TSC_MONOTONIC_TIMER |
| 42 | select TSC_SYNC_MFENCE |
| 43 | select UDELAY_TSC |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 44 | select USE_GENERIC_FSP_CAR_INC |
Martin Roth | 3fda3c2 | 2015-07-09 21:02:26 -0600 | [diff] [blame] | 45 | select HAVE_INTEL_FIRMWARE |
Martin Roth | 3a54318 | 2015-09-28 15:27:24 -0600 | [diff] [blame] | 46 | select HAVE_SPI_CONSOLE_SUPPORT |
Nico Huber | 2e7f6cc | 2017-05-22 15:58:03 +0200 | [diff] [blame] | 47 | select HAVE_FSP_GOP |
Matt DeVillier | 51ee7ce | 2017-08-20 18:21:10 -0500 | [diff] [blame] | 48 | select GENERIC_GPIO_LIB |
Patrick Rudolph | c7edf18 | 2017-09-26 19:34:35 +0200 | [diff] [blame] | 49 | select INTEL_GMA_ACPI |
| 50 | select INTEL_GMA_SWSMISCI |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 51 | |
Julius Werner | 1210b41 | 2017-03-27 19:26:32 -0700 | [diff] [blame] | 52 | config VBOOT |
| 53 | select VBOOT_STARTS_IN_ROMSTAGE |
| 54 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 55 | config BOOTBLOCK_CPU_INIT |
| 56 | string |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 57 | default "soc/intel/braswell/bootblock/bootblock.c" |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 58 | |
| 59 | config MMCONF_BASE_ADDRESS |
Arthur Heymans | 9c27eda | 2017-06-13 14:47:28 +0200 | [diff] [blame] | 60 | hex |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 61 | default 0xe0000000 |
| 62 | |
| 63 | config MAX_CPUS |
| 64 | int |
| 65 | default 4 |
| 66 | |
| 67 | config CPU_ADDR_BITS |
| 68 | int |
| 69 | default 36 |
| 70 | |
| 71 | config SMM_TSEG_SIZE |
| 72 | hex |
| 73 | default 0x800000 |
| 74 | |
| 75 | config SMM_RESERVED_SIZE |
| 76 | hex |
| 77 | default 0x100000 |
| 78 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 79 | # Cache As RAM region layout: |
| 80 | # |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 81 | # +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE |
Kyösti Mälkki | 2bad1e7 | 2016-07-26 14:03:31 +0300 | [diff] [blame] | 82 | # | Stack | |
| 83 | # | | | |
| 84 | # | v | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 85 | # +-------------+ |
| 86 | # | ^ | |
| 87 | # | | | |
| 88 | # | CAR Globals | |
| 89 | # +-------------+ DCACHE_RAM_BASE |
| 90 | # |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 91 | |
| 92 | config DCACHE_RAM_BASE |
Arthur Heymans | 9c27eda | 2017-06-13 14:47:28 +0200 | [diff] [blame] | 93 | hex |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 94 | default 0xfef00000 |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 95 | |
| 96 | config DCACHE_RAM_SIZE |
Arthur Heymans | 9c27eda | 2017-06-13 14:47:28 +0200 | [diff] [blame] | 97 | hex |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 98 | default 0x4000 |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 99 | help |
| 100 | The size of the cache-as-ram region required during bootblock |
| 101 | and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE |
| 102 | must add up to a power of 2. |
| 103 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 104 | config RESET_ON_INVALID_RAMSTAGE_CACHE |
| 105 | bool "Reset the system on S3 wake when ramstage cache invalid." |
| 106 | default n |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 107 | help |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 108 | The haswell romstage code caches the loaded ramstage program |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 109 | in SMM space. On S3 wake the romstage will copy over a fresh |
| 110 | ramstage that was cached in the SMM space. This option determines |
| 111 | the action to take when the ramstage cache is invalid. If selected |
| 112 | the system will reset otherwise the ramstage will be reloaded from |
| 113 | cbfs. |
| 114 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 115 | config ENABLE_BUILTIN_COM1 |
| 116 | bool "Enable builtin COM1 Serial Port" |
| 117 | default n |
| 118 | help |
| 119 | The PMC has a legacy COM1 serial port. Choose this option to |
| 120 | configure the pads and enable it. This serial port can be used for |
| 121 | the debug console. |
| 122 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 123 | config HAVE_IFD_BIN |
Martin Roth | 481a19c | 2016-01-04 14:23:53 -0700 | [diff] [blame] | 124 | def_bool n |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 125 | |
| 126 | config BUILD_WITH_FAKE_IFD |
Martin Roth | 3fda3c2 | 2015-07-09 21:02:26 -0600 | [diff] [blame] | 127 | def_bool !HAVE_IFD_BIN |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 128 | |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 129 | config HAVE_ME_BIN |
Martin Roth | 481a19c | 2016-01-04 14:23:53 -0700 | [diff] [blame] | 130 | def_bool n |
Lee Leahy | 3247172 | 2015-04-20 15:20:28 -0700 | [diff] [blame] | 131 | |
| 132 | config IED_REGION_SIZE |
| 133 | hex |
| 134 | default 0x400000 |
| 135 | |
Aaron Durbin | 3953e39 | 2015-09-03 00:41:29 -0500 | [diff] [blame] | 136 | config CHIPSET_BOOTBLOCK_INCLUDE |
| 137 | string |
| 138 | default "soc/intel/braswell/bootblock/timestamp.inc" |
| 139 | |
Lee Leahy | 77ff0b1 | 2015-05-05 15:07:29 -0700 | [diff] [blame] | 140 | endif |