blob: 23e5990d543c975f3be6189ca8a4b9b6dafaaf78 [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001config SOC_INTEL_BRASWELL
2 bool
3 help
Lee Leahy32471722015-04-20 15:20:28 -07004 Braswell M/D part support.
Lee Leahy77ff0b12015-05-05 15:07:29 -07005
6if SOC_INTEL_BRASWELL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Aaron Durbin1b6196d2016-07-13 23:20:26 -050010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahy77ff0b12015-05-05 15:07:29 -070011 select ARCH_BOOTBLOCK_X86_32
Lee Leahy77ff0b12015-05-05 15:07:29 -070012 select ARCH_RAMSTAGE_X86_32
Lee Leahy32471722015-04-20 15:20:28 -070013 select ARCH_ROMSTAGE_X86_32
14 select ARCH_VERSTAGE_X86_32
Aaron Durbine8e118d2016-08-12 15:00:10 -050015 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahy77ff0b12015-05-05 15:07:29 -070016 select CACHE_MRC_SETTINGS
Kyösti Mälkki730df3c2016-06-18 07:39:31 +030017 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
Lee Leahy77ff0b12015-05-05 15:07:29 -070018 select COLLECT_TIMESTAMPS
Martin Rothdf02c332015-07-01 23:09:42 -060019 select SUPPORT_CPU_UCODE_IN_CBFS
Lee Leahy77ff0b12015-05-05 15:07:29 -070020 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Lee Leahy32471722015-04-20 15:20:28 -070021 select HAVE_MONOTONIC_TIMER
Lee Leahy77ff0b12015-05-05 15:07:29 -070022 select HAVE_SMI_HANDLER
23 select HAVE_HARD_RESET
Aaron Durbinf5ff8542016-05-05 10:38:03 -050024 select NO_FIXED_XIP_ROM_SIZE
Lee Leahy77ff0b12015-05-05 15:07:29 -070025 select PARALLEL_MP
26 select PCIEXP_ASPM
Lee Leahyacb9c0b2015-07-02 11:55:18 -070027 select PCIEXP_CLK_PM
Lee Leahy77ff0b12015-05-05 15:07:29 -070028 select PCIEXP_COMMON_CLOCK
Lee Leahy32471722015-04-20 15:20:28 -070029 select PLATFORM_USES_FSP1_1
Lee Leahy77ff0b12015-05-05 15:07:29 -070030 select REG_SCRIPT
Aaron Durbin16246ea2016-08-05 21:23:37 -050031 select RTC
Lee Leahy32471722015-04-20 15:20:28 -070032 select SOC_INTEL_COMMON
Duncan Lauriee73da802015-09-08 16:16:34 -070033 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lee Leahy32471722015-04-20 15:20:28 -070034 select SOC_INTEL_COMMON_RESET
Lee Leahy77ff0b12015-05-05 15:07:29 -070035 select SMM_TSEG
36 select SMP
37 select SPI_FLASH
38 select SSE2
39 select SUPPORT_CPU_UCODE_IN_CBFS
40 select TSC_CONSTANT_RATE
41 select TSC_MONOTONIC_TIMER
42 select TSC_SYNC_MFENCE
43 select UDELAY_TSC
Lee Leahy32471722015-04-20 15:20:28 -070044 select USE_GENERIC_FSP_CAR_INC
Martin Roth3fda3c22015-07-09 21:02:26 -060045 select HAVE_INTEL_FIRMWARE
Martin Roth3a543182015-09-28 15:27:24 -060046 select HAVE_SPI_CONSOLE_SUPPORT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020047 select HAVE_FSP_GOP
Matt DeVillier51ee7ce2017-08-20 18:21:10 -050048 select GENERIC_GPIO_LIB
Patrick Rudolphc7edf182017-09-26 19:34:35 +020049 select INTEL_GMA_ACPI
50 select INTEL_GMA_SWSMISCI
Lee Leahy77ff0b12015-05-05 15:07:29 -070051
Julius Werner1210b412017-03-27 19:26:32 -070052config VBOOT
53 select VBOOT_STARTS_IN_ROMSTAGE
54
Lee Leahy77ff0b12015-05-05 15:07:29 -070055config BOOTBLOCK_CPU_INIT
56 string
Lee Leahy32471722015-04-20 15:20:28 -070057 default "soc/intel/braswell/bootblock/bootblock.c"
Lee Leahy77ff0b12015-05-05 15:07:29 -070058
59config MMCONF_BASE_ADDRESS
Arthur Heymans9c27eda2017-06-13 14:47:28 +020060 hex
Lee Leahy77ff0b12015-05-05 15:07:29 -070061 default 0xe0000000
62
63config MAX_CPUS
64 int
65 default 4
66
67config CPU_ADDR_BITS
68 int
69 default 36
70
71config SMM_TSEG_SIZE
72 hex
73 default 0x800000
74
75config SMM_RESERVED_SIZE
76 hex
77 default 0x100000
78
Lee Leahy77ff0b12015-05-05 15:07:29 -070079# Cache As RAM region layout:
80#
Lee Leahy77ff0b12015-05-05 15:07:29 -070081# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
Kyösti Mälkki2bad1e72016-07-26 14:03:31 +030082# | Stack |
83# | | |
84# | v |
Lee Leahy77ff0b12015-05-05 15:07:29 -070085# +-------------+
86# | ^ |
87# | | |
88# | CAR Globals |
89# +-------------+ DCACHE_RAM_BASE
90#
Lee Leahy77ff0b12015-05-05 15:07:29 -070091
92config DCACHE_RAM_BASE
Arthur Heymans9c27eda2017-06-13 14:47:28 +020093 hex
Lee Leahy32471722015-04-20 15:20:28 -070094 default 0xfef00000
Lee Leahy77ff0b12015-05-05 15:07:29 -070095
96config DCACHE_RAM_SIZE
Arthur Heymans9c27eda2017-06-13 14:47:28 +020097 hex
Lee Leahy32471722015-04-20 15:20:28 -070098 default 0x4000
Lee Leahy77ff0b12015-05-05 15:07:29 -070099 help
100 The size of the cache-as-ram region required during bootblock
101 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
102 must add up to a power of 2.
103
Lee Leahy77ff0b12015-05-05 15:07:29 -0700104config RESET_ON_INVALID_RAMSTAGE_CACHE
105 bool "Reset the system on S3 wake when ramstage cache invalid."
106 default n
Lee Leahy77ff0b12015-05-05 15:07:29 -0700107 help
Lee Leahy32471722015-04-20 15:20:28 -0700108 The haswell romstage code caches the loaded ramstage program
Lee Leahy77ff0b12015-05-05 15:07:29 -0700109 in SMM space. On S3 wake the romstage will copy over a fresh
110 ramstage that was cached in the SMM space. This option determines
111 the action to take when the ramstage cache is invalid. If selected
112 the system will reset otherwise the ramstage will be reloaded from
113 cbfs.
114
Lee Leahy77ff0b12015-05-05 15:07:29 -0700115config ENABLE_BUILTIN_COM1
116 bool "Enable builtin COM1 Serial Port"
117 default n
118 help
119 The PMC has a legacy COM1 serial port. Choose this option to
120 configure the pads and enable it. This serial port can be used for
121 the debug console.
122
Lee Leahy77ff0b12015-05-05 15:07:29 -0700123config HAVE_IFD_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700124 def_bool n
Lee Leahy77ff0b12015-05-05 15:07:29 -0700125
126config BUILD_WITH_FAKE_IFD
Martin Roth3fda3c22015-07-09 21:02:26 -0600127 def_bool !HAVE_IFD_BIN
Lee Leahy77ff0b12015-05-05 15:07:29 -0700128
Lee Leahy32471722015-04-20 15:20:28 -0700129config HAVE_ME_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700130 def_bool n
Lee Leahy32471722015-04-20 15:20:28 -0700131
132config IED_REGION_SIZE
133 hex
134 default 0x400000
135
Aaron Durbin3953e392015-09-03 00:41:29 -0500136config CHIPSET_BOOTBLOCK_INCLUDE
137 string
138 default "soc/intel/braswell/bootblock/timestamp.inc"
139
Lee Leahy77ff0b12015-05-05 15:07:29 -0700140endif